WO2011031175A1 - Method of power control in microprocessor structures and a power control system in microprocessor structures - Google Patents

Method of power control in microprocessor structures and a power control system in microprocessor structures Download PDF

Info

Publication number
WO2011031175A1
WO2011031175A1 PCT/PL2010/050050 PL2010050050W WO2011031175A1 WO 2011031175 A1 WO2011031175 A1 WO 2011031175A1 PL 2010050050 W PL2010050050 W PL 2010050050W WO 2011031175 A1 WO2011031175 A1 WO 2011031175A1
Authority
WO
WIPO (PCT)
Prior art keywords
value
oscillator
temperature
frequency
microprocessor
Prior art date
Application number
PCT/PL2010/050050
Other languages
French (fr)
Inventor
Andrzej Kos
Adam Golda
Original Assignee
Akademia Gorniczo-Hutnicza Im. Stanislawa Staszica
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Priority claimed from PL389037A external-priority patent/PL389037A1/en
Priority claimed from PL390201A external-priority patent/PL224724B1/en
Application filed by Akademia Gorniczo-Hutnicza Im. Stanislawa Staszica filed Critical Akademia Gorniczo-Hutnicza Im. Stanislawa Staszica
Publication of WO2011031175A1 publication Critical patent/WO2011031175A1/en

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/16Constructional details or arrangements
    • G06F1/20Cooling means
    • G06F1/206Cooling means comprising thermal management
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/324Power saving characterised by the action undertaken by lowering clock frequency
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/3243Power saving in microcontroller unit
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F1/00Details not covered by groups G06F3/00 - G06F13/00 and G06F21/00
    • G06F1/26Power supply means, e.g. regulation thereof
    • G06F1/32Means for saving power
    • G06F1/3203Power management, i.e. event-based initiation of a power-saving mode
    • G06F1/3234Power saving characterised by the action undertaken
    • G06F1/3296Power saving characterised by the action undertaken by lowering the supply or operating voltage
    • YGENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
    • Y02TECHNOLOGIES OR APPLICATIONS FOR MITIGATION OR ADAPTATION AGAINST CLIMATE CHANGE
    • Y02DCLIMATE CHANGE MITIGATION TECHNOLOGIES IN INFORMATION AND COMMUNICATION TECHNOLOGIES [ICT], I.E. INFORMATION AND COMMUNICATION TECHNOLOGIES AIMING AT THE REDUCTION OF THEIR OWN ENERGY USE
    • Y02D10/00Energy efficient computing, e.g. low power processors, power management or thermal management

Definitions

  • the invention concerns a method of power control in microprocessor structures and a power control system in microprocessor structures.
  • the microprocessor capacity defined as the number of processor logical operations executed in a time unit, is proportional to the number of transistors contained in the processor structure and the clock oscillator frequency.
  • both mentioned parameters have also a direct and proportional impact on the amount of thermal power dissipated in the microprocessor structure.
  • the maximum processor capacity is limited mainly by thermal effects arising from a high concentration of heat sources in a small volume of a processor structure.
  • Typical methods for reducing the heat dissipated in the processor structure use a dynamic control of one of the parameters decisive to the value of the thermal power dissipated, such as reducing the oscillator frequency or decreasing the microprocessor supply voltage.
  • direct control methods do not allow the available processor capacity to be fully utilised; also step retuning of oscillator frequency is disadvantageous to the system, because the likelihood of hazard occurrence is increased. Therefore new processor capacity management strategies are sought, which would allow processor calculation capabilities to be better utilised.
  • a process and apparatus for minimising energy consumption by battery powered microprocessor devices are known from patent descriptions US 6 883 104 and US 7 340 625. The description unveils a process and apparatus for reducing the power consumption of microprocessor-based devices by reducing the frequency of the oscillator governing the logical operations of the processor during periods of use in which high system performance is not critical.
  • the microprocessor is controlled by an additional monitor circuit containing a programmable frequency oscillator.
  • a hardware monitor circuit tracks microprocessor instructions to determine periods of use when high processor performance is not critical.
  • the shift in oscillator frequency is performed by flip-flop latch circuits, which select frequencies to control the microprocessor.
  • a synchronic system containing a logic controller (e.g. a microprocessor) is known from description US 7 543 163. It may be set on stand-by with a low power consumption by switching the oscillator off.
  • a quick start oscillator remains in the off state to preserve energy but it responds quickly and supplies clock signals to the logic controller so that it can respond to new circumstances. For instance, a supply voltage drop may be among such circumstances.
  • a low voltage detector activates the quick start oscillator, which in turn takes the controller circuit out of the "sleep" state.
  • the controller runs a procedure for identifying the cause of taking out of the "sleep” state, and next it responds to the ensuing circumstances, and switches the quick start oscillator off.
  • the description shows a quick start oscillator, a low voltage detector circuit and the structure of the new DAC contained in the low voltage detector circuit.
  • a method and a system for optimal thermal control of processor structures is known from description US 7 464 278, in which the temperature control in the processor structure is combined with predicting.
  • the additional supervisory program analyses the previously recorded course of past events and the list of instructions foreseen to be executed by the processor in the immediate future, next based upon the analysis results it calculates the system operating parameter that controls the system temperature. If the predicted thermal parameter values are estimated higher than the allowable values, the operating parameter will be reduced so that the predicted thermal parameter value is lower than the allowable value.
  • the operating parameter determines the value of supply voltage or oscillator frequency.
  • the system presented in the description contains at least one meter for checking if the thermal limitation has not been exceeded, at least one calculator for determining the future time interval in which the temperature will be maintained within the set limits, at least one controller for setting up the oscillator frequency and the processor supply voltage, where the controller calculates the time interval in which the parameter limit value will be exceeded and next it reduces at least one of the parameters such as frequency or voltage to bring the power consumption down to a level at which the parameter limit value is not exceeded.
  • a method of microprocessor performance control is known from description US 7 353 414, the method adapts to variable requirements concerning the processor performance, at the same time providing the predetermined programmed performance.
  • the method according to that invention tolerates changes in momentary processor activity in relation to the predetermined programmed processor performance, including exceeding of the programmed value as well, however the average value of the programmed processor performance is maintained at a constant level.
  • control methods require fast storage blocks to be used, in which past events are recorded as well as a list of instructions waiting for execution and specific supervisory programs.
  • control may be substantially simplified, without the need to use analysing circuits.
  • the method of power control in microprocessor structures consisting in the clock frequency control and supply voltage control based on the measured temperature values for each of the processor cores is characterised by the fact that prior to the actual control process the parameter values decisive to the control process are set up, such as: the allowable temperature limit value in the microprocessor structure, the first limit temperature value, the second limit temperature value, the hypothetical limit temperature value and the value of the parameter determining the degree of oscillator response to the microprocessor temperature change between the second limit temperature value and the hypothetical limit temperature value, next during the current check, the value of the parameter determining the required processor capacity is entered systematically into the control circuit, and then on the basis of the measured temperature values and the set parameter values via the arbitration unit the control method is determined so that until none of the temperature sensors records the exceeding of the second limit temperature value, the oscillator output frequency is determined in accordance with the value of the parameter determining the required microprocessor capacity, whereas if at least one of the temperature sensors records the exceeding of the second limit temperature the oscillator frequency value is decreased until
  • Dynamic control parameters are determined with set up parameters such as: the hypothetical limit temperature value and the parameter determining the degree of oscillator response to the microprocessor temperature change, the value of which is determined by the analogue signal gain coefficient in the signal circuit between the temperature sensor and the oscillator.
  • the subsequent set up values of the required oscillator frequency may be selected by a computer program with the successive approximation method.
  • Selected parameters of the microprocessor structure are measured, such as: the microprocessor structure temperature, supply voltage, temperature increase rate, power consumption for a specific past time interval, next the optimal oscillator output frequency value is predicted for a specific future time interval, then the division value for the frequency divider is set up, which is the ratio of the predicted optimal output frequency of the retuned oscillator to the standard oscillator frequency, next the output frequency of the retuned oscillator is checked.
  • the power control system in microprocessor structures containing at least one temperature sensor and a circuit of voltage-controlled oscillator is characterised by an arbitration unit, connected via the characteristic shaping unit and the maximum temperature selection system to at least one temperature sensor, in addition the arbitration unit is connected to the retuned oscillator.
  • the power control system has an arbitration unit, connected to the characteristic shaping unit and the retuned oscillator, in addition the arbitration block is fitted with input circuits for the signal determining the set frequency.
  • the power control system may have a prediction unit, which is connected to the temperature measurement unit, the supply current measurement unit, the past energy consumption measurement unit, the future predicted energy consumption estimation unit, in addition the prediction unit is connected to the frequency divider, which in turn is connected to the retuned oscillator and the comparing unit, and this one is connected to the standard oscillator and through the forming unit to the retuned oscillator.
  • the comparing unit contains a phase detector circuit.
  • the comparing unit contains phase detector and frequency detector circuits.
  • the forming unit has a low-pass filter.
  • the forming block has a charge pump. The invention is explained in drawings.
  • Fig. 1 , fig. 2, fig. 3 present diagrams of processor structure temperature during execution of the same set sequence of instructions for various applied methods of power control - fig. 1 - without power control; fig. 2 - with classic dynamic power control; fig. 3 - with dynamic power control using one of invention embodiments - with the predictor.
  • Fig. 4 explains the temperature control method according to the invention
  • fig. 5 explains the temperature control method with the use of optimal selection of the required oscillator frequency value
  • fig. 6 presents the block diagram of the power control system for microprocessor structures in the first embodiment.
  • Fig. 7 presents the block diagram of the power control system for microprocessor structures in the second embodiment
  • fig. 8 presents the block diagram of the power control system for microprocessor structures in the embodiment with the predictor
  • fig. 9 presents an embodiment example of the power control system for microprocessor structures in the first variant
  • fig. 10 presents an embodiment example of the power control system for microprocessor structures in the first variant with an option of automatic selection of the optimal required oscillator frequency, fig.
  • FIG. 1 1 presents an embodiment example of the power control system for microprocessor structures in the second variant.
  • Fig. 1 illustrates the system operation without any control, whatever the technique.
  • the presented course of power consumption corresponds to the set work that a system operating at its full efficiency would perform in 200 time units. A system operating in this mode would be damaged because the structure temperature would exceed the maximum allowable value T M AX between the 170-th and 180-th time unit.
  • Fig. 2 presents changes in the temperature of a system controlled by a classic dynamic voltage control technique combined with the dynamic frequency control. All basic dynamic power management techniques require the knowledge of threshold temperatures, designated in the graph as T_ H i, T_ L o, which define when a change in the system operation state (maximum and reduced performance) should be made.
  • the supply voltage and system operation frequency dynamic reduction methods are applied here to provide as high processor capacity as possible without the risk of system overheating.
  • the oscillator state value graph which is multiplied by 10 to obtain more legible characteristics and designated as CLK_ dV s, is also presented in this drawing.
  • the value "1 " (seen in the graph as 10%) means the full system performance, while the value "2" (seen as 20%) - operation with a reduced power consumption.
  • the system performs the set work within 219.8 time units reducing its efficiency twofold.
  • Fig. 3 presents temperature changes in a dynamically controlled system by applying prediction according to the invention. In this case the method increases the efficiency by c.a. 5.3%.
  • An increase in efficiency is usually related to an increase in the temperature of the microprocessor structures, but it should be emphasised that the proposed method exercises control over the operating temperature and ensures that its maximum allowable value is not exceeded.
  • the power control method in microprocessor structures is explained by the graph shown in fig. 4. If the microprocessor operates at its full capacity its structure temperature oscillates between the two set limit temperatures Ti and T 2 . After the temperature T 2 is exceeded, the oscillator frequency is controlled by a temperature sensor signal. Such control causes temperature decrease in accordance with the curve approaching the T H temperature value. After the limit temperature Ti is reached, the system is reconfigured so that its frequency is controlled by the set microprocessor capacity. It is advantageous to decrease the temperature oscillation frequency as it extends the relative time of microprocessor operation with the required frequency, in addition the frequency of flip-flops between the operation mode with the required frequency value and the operation mode where the OSC oscillator frequency is controlled by the temperature measuring system declines.
  • the required frequency optimal value may be estimated on the basis of measurement of the period of temperature oscillation between the T 2 and Ti value.
  • Another method for ensuring a faster matching is the successive approximation method, which is explained by the graph presented in fig. 5.
  • the method for selection of the optimal oscillator OSC frequency consists in that every time the limit temperature T 2 is exceeded, the required frequency value is decreased, in other words, exceeding the limit temperature T 2 results in implementing a new adjusted required frequency value.
  • the new required value has no influence on the oscillator OSC frequency because in this period ( ⁇ 1 ) the oscillator OSC frequency is determined by the circuit analysing the microprocessor structure temperature, however after a lapse of the time ( ⁇ 1 ) the oscillator OSC frequency is determined by the new adjusted value of required frequency.
  • the arbitration system AU makes verification of the adjustment.
  • the new adjusted value of the required frequency will be accepted if after a lapse of time ( ⁇ 1 + ⁇ ) the microprocessor structure temperature is higher than T1 , whereas if after a lapse of time ( ⁇ 1 + ⁇ ) the microprocessor structure temperature is lower than T1 , the implemented adjustment will be cancelled and the previous value of the required frequency will be restored.
  • the two mentioned cases are presented in fig. 5, where: "W-R" - adjustment rejection, "W-A" - adjustment acceptance.
  • the process of optimal parameter selection is multistage, and the adjustment value may be a variable parameter.
  • the optimal adjustment value may be selected with one of successive approximation methods used in A D conversion systems: either the method of small equal steps or the method of successive approximation where adjustment values implemented and verified successively remain in a ratio 8:4:2:1 against one another. For example: the first adjustment changes the set frequency value by 50% against the maximum value (point A), the second adjustment changes the previous already verified value by 25% point (B), the third one by 12.5%, etc.
  • UTi, UT 2 and UT H are values, for instance of voltage in the system embodiment corresponding to the temperatures - the first limit one, the second limit one and the hypothetical one.
  • K u is a parameter determining the degree of oscillator response to a temperature change.
  • the predictive method of dynamic control constituting an invention variant may be applied for temperature control, uses the fact identified as a result of research that having reached the upper threshold T H i the processor temperature does not always approach the maximum allowable value T M AX- In this case the processor may continue its operation at the same level of intensity.
  • the temperature diagram presented in fig. 3 illustrates this case.
  • the application of the predictive method for oscillator frequency control in this case enables the execution time of a set instruction series to be shortened by more than 5%.
  • the power control system in microprocessor structures presented in fig. 6 has at least two temperature sensors TS.
  • the temperature sensors TS are connected to the maximum temperature selection system MT, which transmits the selected signal to the characteristic shaping unit WSC, which subject to values of selected input parameters of the control process performs shaping of the transitional characteristics for a selected analogue signal of the temperature sensor TS.
  • the characteristics shaping unit WSC is connected to the arbitration system AU, to which also selected input parameters of the control process are entered, such as: the first limit temperature value Ti and the second limit temperature value T 2 and the parameter determining the value of the oscillator OSC required frequency.
  • the oscillator OSC frequency is determined directly on the basis of the value of the required oscillator OSC frequency, provided that the second limit temperature value T 2 has not been exceeded by any of the sensors TS.
  • the oscillator OSC frequency is determined in relation to the measured temperature (periods ⁇ 1 , ⁇ 2 in fig. 1 ).
  • the temperature measurement circuit gradually decreases the oscillator OSC frequency value until the highest temperature value measured by any of the temperature sensors TS is lower than the first limit temperature value Ti, and then it re-determines the required oscillator OSC frequency value in accordance with the value of the parameter determining the required microprocessor capacity.
  • the dynamic parameters of the power control process are determined by setting the hypothetical temperature limit value T H and the values of signal gain coefficient in the characteristic shaping unit WSC. Both mentioned parameters determine the microprocessor structure cooling rate between the set second limit temperature value T 2 and the set first limit temperature value Ti .
  • the hypothetical temperature limit value T H is an auxiliary parameter determining the control process dynamics. It is the temperature value that the microprocessor structure would reach in the case of heavy loading of the processor and with application of the oscillator OSC frequency control only on the basis of its temperature measurement.
  • the system of power control in microprocessor structures presented in fig. 7 in the second embodiment has an arbitration unit AU, connected to the characteristic shaping unit constituting in this case also a temperature sensor, and the retuned oscillator OSC, in addition the arbitration unit is fitted with input circuits for the signal determining the required frequency.
  • the prediction unit PR on the basis of signals supplied by the temperature sensor unit TS, the supply current measurement unit IDD, the past energy consumption measurement unit ESR and the future energy consumption estimation unit OS determine the frequency divider FD value.
  • the frequency divider FD calculates the quotient of the output frequency of the retuned oscillator OSC and the standard oscillator F 0 frequency, and the result of this operations is compared in the comparing unit PD/PFD.
  • the output signal of the comparing unit PD/PFD controls the forming unit CP/LPF, which may constitute a low-pass filter or a charge pump circuit.
  • the output signal in the forming unit CP/LPF will gradually increase or decrease, and as this signal controls the frequency of the retuned oscillator OSC, the output frequency of the retuned oscillator OSC will be stabilised.
  • the stabilised value of frequency of the retuned oscillator OSC will be the product of the standard oscillator F 0 frequency and the division value entered into the frequency divider FD.
  • This method of control of output frequency of the retuned oscillator OSC ensures a smooth transition to the new set frequency, being a product of the standard oscillator F 0 frequency and the division value of frequency divider FD.
  • the hazard is much less likely to occur than in devices with a step oscillator frequency change e.g. resulting from disturbances in the switching process.
  • This method of control of output frequency of the retuned oscillator OSC ensures a smooth transition to the new set frequency, being a product of the standard oscillator F 0 frequency and the division value of frequency divider FD.
  • the hazard is much less likely to occur than in devices with a step oscillator frequency change e.g. resulting from disturbances in the switching process.
  • Fig. 9 presents an embodiment example of the power control system in the first variant.
  • the system contains one monolithic temperature sensor TS based on two P-N connectors biased with various currents, with a constant relative ratio of values. A structure like this fitted with additional semiconductor components shows a proportional dependence of the current on the temperature.
  • the temperature sensor TS is connected directly to the WSC unit based on three operating amplifiers. Dynamic control process parameters have been determined by a selection of the gain coefficient in the signal circuit and the values of biasing voltages.
  • the output signal from the WSC unit is supplied by an analogue switch with the oscillator OSC, with the oscillation frequency controlled with varicaps.
  • the OSC oscillator is also connected via an analogue switch to the digital to analogue converter DAC, through which the value of the required oscillator OSC frequency is determined.
  • Fig. 10 presents an embodiment example of the power control system in the first variant.
  • An extended arbitration system AU adapted to work with the approximating register SAR is used in the system.
  • the arbitration system AU is additionally fitted with two sampling comparators SC and delaying components DEL1 , DEL2.
  • the application enables the full available processor capacity to be used without the fear of exceeding the allowable processor operating conditions. Thanks to the application of successive approximation, which enables the optimal set oscillator frequency to be gradually selected, the amplitude and frequency of temperature oscillations are minimised, as well as the operating mode changing frequency. Thus the processor operation periods with the required optimal oscillator frequency determined by a program are extended.
  • Fig. 1 1 presents an embodiment example of the power control system in the second variant.
  • the temperature sensor function is performed by bipolar semiconductor components located in the transition characteristic shaping unit WSC.
  • the oscillator frequency is under control. It is obvious that the presented power control methods may be executed also by the microprocessor structure supply voltage control or which is particularly advantageous, by a simultaneous change maintaining appropriate proportions of both parameters.

Abstract

A power control system in microprocessor structures has an arbitration unit (AU), connected via a characteristic shaping unit (WSC) and a maximum temperature (MT) selection system to at least one temperature sensor (TS), in addition the arbitration unit (AU) is connected to the retuned oscillator (OSC).

Description

Method of power control in microprocessor structures
and a power control system in microprocessor structures
The invention concerns a method of power control in microprocessor structures and a power control system in microprocessor structures.
The microprocessor capacity, defined as the number of processor logical operations executed in a time unit, is proportional to the number of transistors contained in the processor structure and the clock oscillator frequency. On the other hand both mentioned parameters have also a direct and proportional impact on the amount of thermal power dissipated in the microprocessor structure. As modern processes enable microprocessors adapted to operate with very high frequencies to be made, the maximum processor capacity is limited mainly by thermal effects arising from a high concentration of heat sources in a small volume of a processor structure. To effectively protect a microprocessor structure against overheating, at the same time utilising its full available capacity, specific circuits for control and monitoring of both the value of thermal power dissipated and the processor capacity must be applied.
Typical methods for reducing the heat dissipated in the processor structure use a dynamic control of one of the parameters decisive to the value of the thermal power dissipated, such as reducing the oscillator frequency or decreasing the microprocessor supply voltage. However, direct control methods do not allow the available processor capacity to be fully utilised; also step retuning of oscillator frequency is disadvantageous to the system, because the likelihood of hazard occurrence is increased. Therefore new processor capacity management strategies are sought, which would allow processor calculation capabilities to be better utilised.
A process and apparatus for minimising energy consumption by battery powered microprocessor devices are known from patent descriptions US 6 883 104 and US 7 340 625. The description unveils a process and apparatus for reducing the power consumption of microprocessor-based devices by reducing the frequency of the oscillator governing the logical operations of the processor during periods of use in which high system performance is not critical. In one embodiment of apparatus the microprocessor is controlled by an additional monitor circuit containing a programmable frequency oscillator. In another embodiment a hardware monitor circuit tracks microprocessor instructions to determine periods of use when high processor performance is not critical. The shift in oscillator frequency is performed by flip-flop latch circuits, which select frequencies to control the microprocessor.
A synchronic system containing a logic controller (e.g. a microprocessor) is known from description US 7 543 163. It may be set on stand-by with a low power consumption by switching the oscillator off. A quick start oscillator remains in the off state to preserve energy but it responds quickly and supplies clock signals to the logic controller so that it can respond to new circumstances. For instance, a supply voltage drop may be among such circumstances. Then a low voltage detector activates the quick start oscillator, which in turn takes the controller circuit out of the "sleep" state. The controller runs a procedure for identifying the cause of taking out of the "sleep" state, and next it responds to the ensuing circumstances, and switches the quick start oscillator off. The description shows a quick start oscillator, a low voltage detector circuit and the structure of the new DAC contained in the low voltage detector circuit.
A method and a system for optimal thermal control of processor structures is known from description US 7 464 278, in which the temperature control in the processor structure is combined with predicting. The additional supervisory program analyses the previously recorded course of past events and the list of instructions foreseen to be executed by the processor in the immediate future, next based upon the analysis results it calculates the system operating parameter that controls the system temperature. If the predicted thermal parameter values are estimated higher than the allowable values, the operating parameter will be reduced so that the predicted thermal parameter value is lower than the allowable value. The operating parameter determines the value of supply voltage or oscillator frequency. The system presented in the description contains at least one meter for checking if the thermal limitation has not been exceeded, at least one calculator for determining the future time interval in which the temperature will be maintained within the set limits, at least one controller for setting up the oscillator frequency and the processor supply voltage, where the controller calculates the time interval in which the parameter limit value will be exceeded and next it reduces at least one of the parameters such as frequency or voltage to bring the power consumption down to a level at which the parameter limit value is not exceeded.
A method of microprocessor performance control is known from description US 7 353 414, the method adapts to variable requirements concerning the processor performance, at the same time providing the predetermined programmed performance. The method according to that invention tolerates changes in momentary processor activity in relation to the predetermined programmed processor performance, including exceeding of the programmed value as well, however the average value of the programmed processor performance is maintained at a constant level.
Apart from the necessary components such as a temperature sensor and retuned oscillator the mentioned control methods require fast storage blocks to be used, in which past events are recorded as well as a list of instructions waiting for execution and specific supervisory programs.
In the solution according to the invention the control may be substantially simplified, without the need to use analysing circuits.
According to the invention the method of power control in microprocessor structures consisting in the clock frequency control and supply voltage control based on the measured temperature values for each of the processor cores is characterised by the fact that prior to the actual control process the parameter values decisive to the control process are set up, such as: the allowable temperature limit value in the microprocessor structure, the first limit temperature value, the second limit temperature value, the hypothetical limit temperature value and the value of the parameter determining the degree of oscillator response to the microprocessor temperature change between the second limit temperature value and the hypothetical limit temperature value, next during the current check, the value of the parameter determining the required processor capacity is entered systematically into the control circuit, and then on the basis of the measured temperature values and the set parameter values via the arbitration unit the control method is determined so that until none of the temperature sensors records the exceeding of the second limit temperature value, the oscillator output frequency is determined in accordance with the value of the parameter determining the required microprocessor capacity, whereas if at least one of the temperature sensors records the exceeding of the second limit temperature the oscillator frequency value is decreased until the highest temperature value measured by any sensor is lower than the value of the first limit temperature, and then the set oscillator frequency value is determined in accordance with the value of the parameter determining the required microprocessor capacity.
Dynamic control parameters are determined with set up parameters such as: the hypothetical limit temperature value and the parameter determining the degree of oscillator response to the microprocessor temperature change, the value of which is determined by the analogue signal gain coefficient in the signal circuit between the temperature sensor and the oscillator.
The subsequent set up values of the required oscillator frequency may be selected by a computer program with the successive approximation method.
Selected parameters of the microprocessor structure are measured, such as: the microprocessor structure temperature, supply voltage, temperature increase rate, power consumption for a specific past time interval, next the optimal oscillator output frequency value is predicted for a specific future time interval, then the division value for the frequency divider is set up, which is the ratio of the predicted optimal output frequency of the retuned oscillator to the standard oscillator frequency, next the output frequency of the retuned oscillator is checked.
The power control system in microprocessor structures containing at least one temperature sensor and a circuit of voltage-controlled oscillator is characterised by an arbitration unit, connected via the characteristic shaping unit and the maximum temperature selection system to at least one temperature sensor, in addition the arbitration unit is connected to the retuned oscillator. The power control system has an arbitration unit, connected to the characteristic shaping unit and the retuned oscillator, in addition the arbitration block is fitted with input circuits for the signal determining the set frequency.
The power control system may have a prediction unit, which is connected to the temperature measurement unit, the supply current measurement unit, the past energy consumption measurement unit, the future predicted energy consumption estimation unit, in addition the prediction unit is connected to the frequency divider, which in turn is connected to the retuned oscillator and the comparing unit, and this one is connected to the standard oscillator and through the forming unit to the retuned oscillator.
The comparing unit contains a phase detector circuit. The comparing unit contains phase detector and frequency detector circuits.
The forming unit has a low-pass filter. The forming block has a charge pump. The invention is explained in drawings.
Fig. 1 , fig. 2, fig. 3 present diagrams of processor structure temperature during execution of the same set sequence of instructions for various applied methods of power control - fig. 1 - without power control; fig. 2 - with classic dynamic power control; fig. 3 - with dynamic power control using one of invention embodiments - with the predictor.
Fig. 4 explains the temperature control method according to the invention, fig. 5 explains the temperature control method with the use of optimal selection of the required oscillator frequency value, fig. 6 presents the block diagram of the power control system for microprocessor structures in the first embodiment. Fig. 7 presents the block diagram of the power control system for microprocessor structures in the second embodiment, fig. 8 presents the block diagram of the power control system for microprocessor structures in the embodiment with the predictor, fig. 9 presents an embodiment example of the power control system for microprocessor structures in the first variant, fig. 10 presents an embodiment example of the power control system for microprocessor structures in the first variant with an option of automatic selection of the optimal required oscillator frequency, fig. 1 1 presents an embodiment example of the power control system for microprocessor structures in the second variant. Fig. 1 illustrates the system operation without any control, whatever the technique. The presented course of power consumption corresponds to the set work that a system operating at its full efficiency would perform in 200 time units. A system operating in this mode would be damaged because the structure temperature would exceed the maximum allowable value TMAX between the 170-th and 180-th time unit. Fig. 2 presents changes in the temperature of a system controlled by a classic dynamic voltage control technique combined with the dynamic frequency control. All basic dynamic power management techniques require the knowledge of threshold temperatures, designated in the graph as T_Hi, T_Lo, which define when a change in the system operation state (maximum and reduced performance) should be made. The supply voltage and system operation frequency dynamic reduction methods are applied here to provide as high processor capacity as possible without the risk of system overheating. The oscillator state value graph, which is multiplied by 10 to obtain more legible characteristics and designated as CLK_dVs, is also presented in this drawing. The value "1 " (seen in the graph as 10%) means the full system performance, while the value "2" (seen as 20%) - operation with a reduced power consumption. The system performs the set work within 219.8 time units reducing its efficiency twofold. Fig. 3 presents temperature changes in a dynamically controlled system by applying prediction according to the invention. In this case the method increases the efficiency by c.a. 5.3%. An increase in efficiency is usually related to an increase in the temperature of the microprocessor structures, but it should be emphasised that the proposed method exercises control over the operating temperature and ensures that its maximum allowable value is not exceeded.
The power control method in microprocessor structures is explained by the graph shown in fig. 4. If the microprocessor operates at its full capacity its structure temperature oscillates between the two set limit temperatures Ti and T2. After the temperature T2 is exceeded, the oscillator frequency is controlled by a temperature sensor signal. Such control causes temperature decrease in accordance with the curve approaching the TH temperature value. After the limit temperature Ti is reached, the system is reconfigured so that its frequency is controlled by the set microprocessor capacity. It is advantageous to decrease the temperature oscillation frequency as it extends the relative time of microprocessor operation with the required frequency, in addition the frequency of flip-flops between the operation mode with the required frequency value and the operation mode where the OSC oscillator frequency is controlled by the temperature measuring system declines. Therefore it is appropriate to use a procedure that allows the required frequency optimal value to be selected. The required frequency optimal value may be estimated on the basis of measurement of the period of temperature oscillation between the T2 and Ti value. Another method for ensuring a faster matching is the successive approximation method, which is explained by the graph presented in fig. 5. The method for selection of the optimal oscillator OSC frequency consists in that every time the limit temperature T2 is exceeded, the required frequency value is decreased, in other words, exceeding the limit temperature T2 results in implementing a new adjusted required frequency value. In the initial period the new required value has no influence on the oscillator OSC frequency because in this period (Δί1 ) the oscillator OSC frequency is determined by the circuit analysing the microprocessor structure temperature, however after a lapse of the time (Δί1 ) the oscillator OSC frequency is determined by the new adjusted value of required frequency. By analysing the course of changes in the microprocessor structure temperature after making an adjustment of the required frequency value and a lapse of time (Δί1 +Δ), from the moment the limit value T2 has been exceeded and the new required frequency value has been set, the arbitration system AU makes verification of the adjustment. The new adjusted value of the required frequency will be accepted if after a lapse of time (Δί1 +Δ) the microprocessor structure temperature is higher than T1 , whereas if after a lapse of time (Δί1 +Δ) the microprocessor structure temperature is lower than T1 , the implemented adjustment will be cancelled and the previous value of the required frequency will be restored. The two mentioned cases are presented in fig. 5, where: "W-R" - adjustment rejection, "W-A" - adjustment acceptance.
The process of optimal parameter selection is multistage, and the adjustment value may be a variable parameter. The optimal adjustment value may be selected with one of successive approximation methods used in A D conversion systems: either the method of small equal steps or the method of successive approximation where adjustment values implemented and verified successively remain in a ratio 8:4:2:1 against one another. For example: the first adjustment changes the set frequency value by 50% against the maximum value (point A), the second adjustment changes the previous already verified value by 25% point (B), the third one by 12.5%, etc.
UTi, UT2 and UTH are values, for instance of voltage in the system embodiment corresponding to the temperatures - the first limit one, the second limit one and the hypothetical one. K u is a parameter determining the degree of oscillator response to a temperature change.
The predictive method of dynamic control constituting an invention variant may be applied for temperature control, uses the fact identified as a result of research that having reached the upper threshold THi the processor temperature does not always approach the maximum allowable value TMAX- In this case the processor may continue its operation at the same level of intensity. The temperature diagram presented in fig. 3 illustrates this case. The application of the predictive method for oscillator frequency control in this case enables the execution time of a set instruction series to be shortened by more than 5%.
The power control system in microprocessor structures presented in fig. 6 has at least two temperature sensors TS. The temperature sensors TS are connected to the maximum temperature selection system MT, which transmits the selected signal to the characteristic shaping unit WSC, which subject to values of selected input parameters of the control process performs shaping of the transitional characteristics for a selected analogue signal of the temperature sensor TS. The characteristics shaping unit WSC is connected to the arbitration system AU, to which also selected input parameters of the control process are entered, such as: the first limit temperature value Ti and the second limit temperature value T2 and the parameter determining the value of the oscillator OSC required frequency. Depending on the result of comparison of the maximum measured temperature to the required control process input parameters, the oscillator OSC frequency is determined directly on the basis of the value of the required oscillator OSC frequency, provided that the second limit temperature value T2 has not been exceeded by any of the sensors TS. When at least one of the temperature sensors TS records exceeding of the second limit temperature T2 the oscillator OSC frequency is determined in relation to the measured temperature (periods Δί1 , Δί2 in fig. 1 ). The temperature measurement circuit gradually decreases the oscillator OSC frequency value until the highest temperature value measured by any of the temperature sensors TS is lower than the first limit temperature value Ti, and then it re-determines the required oscillator OSC frequency value in accordance with the value of the parameter determining the required microprocessor capacity. The dynamic parameters of the power control process are determined by setting the hypothetical temperature limit value TH and the values of signal gain coefficient in the characteristic shaping unit WSC. Both mentioned parameters determine the microprocessor structure cooling rate between the set second limit temperature value T2 and the set first limit temperature value Ti . The hypothetical temperature limit value TH is an auxiliary parameter determining the control process dynamics. It is the temperature value that the microprocessor structure would reach in the case of heavy loading of the processor and with application of the oscillator OSC frequency control only on the basis of its temperature measurement.
The system of power control in microprocessor structures presented in fig. 7 in the second embodiment has an arbitration unit AU, connected to the characteristic shaping unit constituting in this case also a temperature sensor, and the retuned oscillator OSC, in addition the arbitration unit is fitted with input circuits for the signal determining the required frequency.
In the invention embodiment presented in fig. 8 the prediction unit PR on the basis of signals supplied by the temperature sensor unit TS, the supply current measurement unit IDD, the past energy consumption measurement unit ESR and the future energy consumption estimation unit OS determine the frequency divider FD value. The frequency divider FD calculates the quotient of the output frequency of the retuned oscillator OSC and the standard oscillator F0 frequency, and the result of this operations is compared in the comparing unit PD/PFD. The output signal of the comparing unit PD/PFD controls the forming unit CP/LPF, which may constitute a low-pass filter or a charge pump circuit. Subject to the comparison result the output signal in the forming unit CP/LPF will gradually increase or decrease, and as this signal controls the frequency of the retuned oscillator OSC, the output frequency of the retuned oscillator OSC will be stabilised. The stabilised value of frequency of the retuned oscillator OSC will be the product of the standard oscillator F0 frequency and the division value entered into the frequency divider FD.
This method of control of output frequency of the retuned oscillator OSC ensures a smooth transition to the new set frequency, being a product of the standard oscillator F0 frequency and the division value of frequency divider FD. Thus the hazard is much less likely to occur than in devices with a step oscillator frequency change e.g. resulting from disturbances in the switching process.
This method of control of output frequency of the retuned oscillator OSC ensures a smooth transition to the new set frequency, being a product of the standard oscillator F0 frequency and the division value of frequency divider FD. Thus the hazard is much less likely to occur than in devices with a step oscillator frequency change e.g. resulting from disturbances in the switching process.
Fig. 9 presents an embodiment example of the power control system in the first variant. The system contains one monolithic temperature sensor TS based on two P-N connectors biased with various currents, with a constant relative ratio of values. A structure like this fitted with additional semiconductor components shows a proportional dependence of the current on the temperature. The temperature sensor TS is connected directly to the WSC unit based on three operating amplifiers. Dynamic control process parameters have been determined by a selection of the gain coefficient in the signal circuit and the values of biasing voltages. The output signal from the WSC unit is supplied by an analogue switch with the oscillator OSC, with the oscillation frequency controlled with varicaps. The OSC oscillator is also connected via an analogue switch to the digital to analogue converter DAC, through which the value of the required oscillator OSC frequency is determined.
Fig. 10 presents an embodiment example of the power control system in the first variant. An extended arbitration system AU, adapted to work with the approximating register SAR is used in the system. In this application the arbitration system AU is additionally fitted with two sampling comparators SC and delaying components DEL1 , DEL2. The application enables the full available processor capacity to be used without the fear of exceeding the allowable processor operating conditions. Thanks to the application of successive approximation, which enables the optimal set oscillator frequency to be gradually selected, the amplitude and frequency of temperature oscillations are minimised, as well as the operating mode changing frequency. Thus the processor operation periods with the required optimal oscillator frequency determined by a program are extended.
Fig. 1 1 presents an embodiment example of the power control system in the second variant. In this system the temperature sensor function is performed by bipolar semiconductor components located in the transition characteristic shaping unit WSC.
In the presented application examples the oscillator frequency is under control. It is obvious that the presented power control methods may be executed also by the microprocessor structure supply voltage control or which is particularly advantageous, by a simultaneous change maintaining appropriate proportions of both parameters.

Claims

Patent claims
1 . Power control method in microprocessor structures consisting in the clock frequency control and supply voltage control on the basis of measured temperature values for each of the processor cores, characterised in that
- before the actual control process the values of parameters decisive to the control process are set, such as: the allowable temperature limit value in the microprocessor structure, the first limit temperature value, the second limit temperature value, the hypothetical limit temperature value and the value of the parameter determining the degree of oscillator response to the microprocessor temperature change between the second limit temperature value and the hypothetical limit temperature value,
- next during the current check, the value of the parameter determining the required processor capacity is entered systematically into the control circuit,
- then on the basis of the measured temperature values and the set parameter values via the arbitration unit the control method is determined so that until none of the temperature sensors records the exceeding of the second limit temperature value, the oscillator output frequency is determined in accordance with the value of the parameter determining the required microprocessor capacity,
- however if at least one of the temperature sensors records the exceeding of the second limit temperature the oscillator frequency value is decreased until the highest temperature value measured by any of the sensors is lower than the value of the first limit temperature,
- and then the set oscillator frequency value is determined in accordance with the value of the parameter determining the required microprocessor capacity.
2. The method as claimed in claim 1 , characterised in that the dynamic control parameters are determined with setting parameters such as: the hypothetical limit temperature value and the parameter determining the degree of oscillator response to the microprocessor temperature change, the value of which is determined by the analogue signal gain coefficient in the signal circuit between the temperature sensor and the oscillator.
3. The method as claimed in claim 2 characterised in that the subsequent setting values of the required oscillator frequency are selected by a computer program by application of the successive approximation method.
4. The method as claimed in claim 1 characterised in that
- during temperature controlling selected parameters of the microprocessor structure are measured, such as: the microprocessor structure temperature, supply voltage, temperature increase rate, supply power consumption for a specific past time interval,
- next the optimal oscillator output frequency value is predicted for a set future time interval,
- then the division value for the frequency divider is determined, which is the ratio of the predicted optimal output frequency of the oscillator retuned to the standard oscillator frequency, next the output frequency of the retuned oscillator is checked.
5. Power control system in microprocessor structures containing at least one temperature sensor and a circuit of voltage-controlled oscillator characterised in that it has an arbitration unit (AU), connected via a characteristic shaping unit (WSC) and a maximum temperature (MT) selection system to at least one temperature sensor (TS), in addition the arbitration unit (AU) is connected to the retuned oscillator (OSC).
6. The power control system as claimed in claim 5 characterised in that it has the arbitration unit (AU), connected to the characteristic forming block (WSC) and the retuned oscillator (OSC), in addition the arbitration unit (AU) is fitted with input circuits for the signal determining the set frequency.
7. The power control system as claimed in claim 5 characterised in that it has the prediction unit (PR) which is connected to the temperature measurement unit (TS), the supply current measurement unit (IDD), the past energy consumption measurement unit (ESR), the future predicted energy consumption estimation unit (OS), in addition the prediction unit (PR) is connected to the frequency divider (FD), which in turn is connected to the retuned oscillator (OSC) and the comparison unit (PD/PFD), and this one is connected to the standard oscillator (F0) and through the forming unit (PD/PFD) to the retuned oscillator (OSC).
8. The power control system as claimed in claim 7 characterised in that the comparison unit (PD/PFD) contains the phase detector circuit.
9. The power control system as claimed in claim 7 characterised in that the comparison unit (PD/PFD) contains the phase detector and frequency detector circuits.
10. The power control system as claimed in claim 7 characterised in that the forming unit (PCP/LPF) has a low-pass filter.
1 1 . The power control system as claimed in claim 7 characterised in that the forming unit (PC/LPF) has a charge pump.
PCT/PL2010/050050 2009-09-14 2010-09-14 Method of power control in microprocessor structures and a power control system in microprocessor structures WO2011031175A1 (en)

Applications Claiming Priority (4)

Application Number Priority Date Filing Date Title
PLP389037 2009-09-14
PL389037A PL389037A1 (en) 2009-09-14 2009-09-14 Method for power control in microprocessor structures and system for power control in microprocessor structures
PL390201A PL224724B1 (en) 2010-01-18 2010-01-18 Method of power control in the microprocessor structures and the power control system in the microprocessor structures
PLP390201 2010-01-18

Publications (1)

Publication Number Publication Date
WO2011031175A1 true WO2011031175A1 (en) 2011-03-17

Family

ID=43567537

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/PL2010/050050 WO2011031175A1 (en) 2009-09-14 2010-09-14 Method of power control in microprocessor structures and a power control system in microprocessor structures

Country Status (1)

Country Link
WO (1) WO2011031175A1 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105988400A (en) * 2015-03-20 2016-10-05 三垦电气株式会社 Micro Controller Unit

Citations (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5451892A (en) * 1994-10-03 1995-09-19 Advanced Micro Devices Clock control technique and system for a microprocessor including a thermal sensor
EP0821459A2 (en) * 1996-07-25 1998-01-28 Konami Co., Ltd. Semiconductor integrated circuit device with overheating protector and method of protecting semiconductor integrated circuit against overheating
WO2000039661A1 (en) * 1998-12-23 2000-07-06 Intel Corporation A method and apparatus for managing power consumption in a computer system
US6883104B2 (en) 1989-07-28 2005-04-19 Wichita Falls Power Management, Llc Process and apparatus for reducing power usage microprocessor devices operating from stored energy sources
US6892312B1 (en) * 2001-10-30 2005-05-10 Lsi Logic Corporation Power monitoring and reduction for embedded IO processors
WO2006121682A2 (en) * 2005-05-10 2006-11-16 Intel Corporation Adaptive thermal-based frequency-bounds control
US7353414B2 (en) 2005-03-30 2008-04-01 Intel Corporation Credit-based activity regulation within a microprocessor based on an allowable activity level
US7464278B2 (en) 2005-09-12 2008-12-09 Intel Corporation Combining power prediction and optimal control approaches for performance optimization in thermally limited designs
US7543163B2 (en) 2005-01-05 2009-06-02 Exar Corporation Low power method of monitoring and of responsively initiating higher powered intelligent response to detected change of condition

Patent Citations (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6883104B2 (en) 1989-07-28 2005-04-19 Wichita Falls Power Management, Llc Process and apparatus for reducing power usage microprocessor devices operating from stored energy sources
US7340625B2 (en) 1989-07-28 2008-03-04 Wichita Falls Power Management, Llc Process and apparatus for reducing power usage microprocessor devices operating from stored energy sources
US5451892A (en) * 1994-10-03 1995-09-19 Advanced Micro Devices Clock control technique and system for a microprocessor including a thermal sensor
EP0821459A2 (en) * 1996-07-25 1998-01-28 Konami Co., Ltd. Semiconductor integrated circuit device with overheating protector and method of protecting semiconductor integrated circuit against overheating
WO2000039661A1 (en) * 1998-12-23 2000-07-06 Intel Corporation A method and apparatus for managing power consumption in a computer system
US6892312B1 (en) * 2001-10-30 2005-05-10 Lsi Logic Corporation Power monitoring and reduction for embedded IO processors
US7543163B2 (en) 2005-01-05 2009-06-02 Exar Corporation Low power method of monitoring and of responsively initiating higher powered intelligent response to detected change of condition
US7353414B2 (en) 2005-03-30 2008-04-01 Intel Corporation Credit-based activity regulation within a microprocessor based on an allowable activity level
WO2006121682A2 (en) * 2005-05-10 2006-11-16 Intel Corporation Adaptive thermal-based frequency-bounds control
US7464278B2 (en) 2005-09-12 2008-12-09 Intel Corporation Combining power prediction and optimal control approaches for performance optimization in thermally limited designs

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN105988400A (en) * 2015-03-20 2016-10-05 三垦电气株式会社 Micro Controller Unit

Similar Documents

Publication Publication Date Title
US7515996B2 (en) Method and apparatus for monitoring and controlling the thermal environment and operating conditions of an integrated circuit
US8134356B2 (en) Operating an integrated circuit at a minimum supply voltage
US9240722B2 (en) Methods and systems for improving light load efficiency for power stages of multi-phase voltage regulator circuits
TWI528168B (en) Microprocessor, method of operating microprocessor and computer program product
US7276925B2 (en) Operating an integrated circuit at a minimum supply voltage
KR101443800B1 (en) Semiconductor device predictive dynamic thermal management
EP2962169B1 (en) System and method for thermal management in a portable computing device using thermal resistance values to predict optimum power levels
US7117124B2 (en) Trouble detection method, trouble detection apparatus, and temperature controller
US20130311792A1 (en) Voltage scaling architecture on system-on-chip platform
US20130311799A1 (en) Weighted control in a voltage scaling system
US20130117589A1 (en) Stability control in a voltage scaling system
US20130117582A1 (en) Offline communication in a voltage scaling system
KR20140124794A (en) System and method for battery load management in a portable computing device
CN110515002B (en) Battery capacity monitor
US9864426B2 (en) Load aware voltage regulator and dynamic voltage and frequency scaling
EP3271994B1 (en) A method for operating a battery charger, and a battery charger
US9494658B2 (en) Approach for generation of power failure warning signal to maximize useable hold-up time with AC/DC rectifiers
US20190393772A1 (en) Voltage regulator voltage overshoot look-back
US20060239044A1 (en) Pulse width modulation (pwm) controlling module and method for adjusting a pwm signal thereof
CN104753525B (en) A kind of method of Bang-Bang digital phase-locked loops quick lock in
US20150249335A1 (en) Systems and methods for managing multiple power domains
WO2011031175A1 (en) Method of power control in microprocessor structures and a power control system in microprocessor structures
US11281281B2 (en) Controlling a processing performance level depending on energy expenditure
CN102195643A (en) PLL apparatus
WO2017043197A1 (en) Power conditioner and method for controlling power conditioner

Legal Events

Date Code Title Description
121 Ep: the epo has been informed by wipo that ep was designated in this application

Ref document number: 10787927

Country of ref document: EP

Kind code of ref document: A1

NENP Non-entry into the national phase

Ref country code: DE

122 Ep: pct application non-entry in european phase

Ref document number: 10787927

Country of ref document: EP

Kind code of ref document: A1