WO1997042741A2 - A receiver, a demodulator, and a demodulation method - Google Patents

A receiver, a demodulator, and a demodulation method Download PDF

Info

Publication number
WO1997042741A2
WO1997042741A2 PCT/IB1997/000456 IB9700456W WO9742741A2 WO 1997042741 A2 WO1997042741 A2 WO 1997042741A2 IB 9700456 W IB9700456 W IB 9700456W WO 9742741 A2 WO9742741 A2 WO 9742741A2
Authority
WO
WIPO (PCT)
Prior art keywords
pulses
signals
baseband signal
quadrature
phase
Prior art date
Application number
PCT/IB1997/000456
Other languages
French (fr)
Other versions
WO1997042741A3 (en
Inventor
Petrus Gerardus Maria Baltus
Augustus Josephus Elizabeth Maria Janssen
Original Assignee
Philips Electronics N.V.
Philips Norden Ab
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Philips Electronics N.V., Philips Norden Ab filed Critical Philips Electronics N.V.
Priority to JP53968197A priority Critical patent/JP3902661B2/en
Priority to DE69731354T priority patent/DE69731354T2/en
Priority to EP97916608A priority patent/EP0843932B1/en
Publication of WO1997042741A2 publication Critical patent/WO1997042741A2/en
Publication of WO1997042741A3 publication Critical patent/WO1997042741A3/en

Links

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04LTRANSMISSION OF DIGITAL INFORMATION, e.g. TELEGRAPHIC COMMUNICATION
    • H04L27/00Modulated-carrier systems
    • H04L27/18Phase-modulated carrier systems, i.e. using phase-shift keying
    • H04L27/22Demodulator circuits; Receiver circuits
    • H04L27/233Demodulator circuits; Receiver circuits using non-coherent demodulation
    • H04L27/2332Demodulator circuits; Receiver circuits using non-coherent demodulation using a non-coherent carrier

Definitions

  • a receiver a demodulator, and a demodulation method
  • the present invenuon relates to a quadrature receiver comprising a demodulator for demodulating phase and/or frequency modulated signals, which demodulator comprises means for generating pulses from a quantised intermediate frequency phase signal generated in the receiver and baseband signal generating means for generating a recon ⁇ structed baseband signal from the pulses.
  • the present invention further relates to demodulator and to a demodulation method.
  • a receiver can be a cellular or cordless telephony receiver, a pager, or the like.
  • a quadrature receiver of this kind is known from the British Patent Application No. 2 286 950.
  • a quadrature receiver is described wherein an intermedi ⁇ ate phase signal is quantised by hard-limiting intermediate frequency quadrature signals.
  • Such a receiver should have a phase resolution that is sufficient in view of the vector rotation per received data bit of the quantised phase signal in order to properly decode a received data signal.
  • a proper phase resolution is achieved by generating additional axes intermediate to in-phase and quadrature phase signal axes, e.g. by means of a ratiometric combiner.
  • the quantised phase signal is demodulated by forming a series a positive and negative pulses from the quantised phase signal, by supplying the series to a lowpass filter and by hardlimiting the filtered series.
  • the quadrature receiver is characterized in that the baseband signal generating means is arranged for determining whether two successive pulses have a different polarity, and, if so, for generating a reconstructed baseband signal transition at a predetermined reconstruction instant between the two successive pulses.
  • the present invention is based upon the insight that the quantised phase signal has deterministic properties around baseband signal transitions and that baseband signal transitions are located between two closest transitions of the quantised phase signal when the quantisation levels are at suitable distances from each other.
  • the reconstruction instant is determined in dependance of a modulation method used for modulating the signals such that the instant is optimally adapted to the used modulation method.
  • data jitter can virtually be eliminated.
  • FSK Frequency Shift Keying
  • offset-FSK the distances to the pulses are chosen as a function of the offset
  • GMSK Gausian Minimum Shift Keying
  • the distances are chosen in accordance with the so-called BT-product (B being the bandwidth of the modulation filter and T being the bit period) of the GMSK-modulation.
  • the distances can be chosen to be a function of transmitter parameters and reconstructed data and the demodulator can be made adapative so as to adapt the distances within one bit period.
  • the means for generating the pulses from the intermediate frequency phase signal comprise pairs of cross-coupled differentiating means of which inputs are coupled to quadrature branches and of which outputs are coupled to a combiner for providing the pulses.
  • a simple means is provided for generating the pulses.
  • positive and negative pulses are generated by means of state comparison means.
  • the receiver comprises an inte ⁇ olation network for forming inte ⁇ olated signals from quadrature received I-signals and Q-signals.
  • inte ⁇ olation network for forming inte ⁇ olated signals from quadrature received I-signals and Q-signals.
  • the intermediate frequency is a so-called zero- IF frequency. More generally, the intermediate frequency should be low-IF such that both positive and negative pulses can be formed.
  • Fig. 1 shows a block diagram of a quadrature receiver according to the present invention
  • Fig. 2 shows a first frequency down-converter in a receiver according to the present invention
  • Fig. 3 shows a second frequency down-converter in a receiver according to the present invention
  • Fig. 4 shows a timing diagram of a baseband signal reconstruction according to the present invention
  • Fig. 5 A shows a pulse count arrangement for generating pulses in a demodulator according to the present invention
  • Fig. 5B shows a first embodiment of signal reconstruction according to the present invention
  • Fig. 6 shows a timing diagram for illustrating the operation of the first embodiment
  • Fig. 7 shows a flow-chart of a second embodiment of signal reconstruc ⁇ tion according to the present invention.
  • Fig. 1 shows a block diagram of a quadrature receiver 1 according to the present invention, coupled to an antenna 2 for receiving RF-signals.
  • the receiver 1 com ⁇ prises a low-noise RF-amplifier 3 coupled to a frequency down-converter 4 for down- converting the RF-signal to intermediate frequency signals IFl , IF2, IF3 and IF4 forming an intermediate frequency phase signal which is quantised by means of limiters 5, 6, 7 and 8 so as to form a quantised intermediate frequency phase signal represented by limited intermedi ⁇ ate frequency signals LIF1, LIF2, LIF3, and LIF4.
  • the quantised intermediate frequency phase signal can be represented in a quadrature state diagram as described in Fig. 4 of said British patent application No.
  • the frequency down-converter 4 can be arranged for forming any desired number of intermediate states, the number of phase states determin ⁇ ing the phase resolution.
  • the receiver 1 further comprises a local oscillator 9 coupled to the frequency down-converter 4 and a phase sensitive demodulator 10 providing a reconstructed baseband signal DTA, a baseband data signal.
  • Fig. 2 shows a first embodiment of the frequency down-converter 4 in the receiver 1 according to the present invention, comprising mixers 20, 21 , 22 and 23 for mixing down the RF-signal RF using oscillator signal generated by the local oscillator 9, with the proper phases ⁇ x , ⁇ 2 , ⁇ 3 and ⁇ 4 , namely 0, 45, 90, and 135 degrees.
  • the frequency down-converter 4 further comprises filters 24, 25, 26 and 27.
  • the phase resolution can be increased by adding mixers.
  • Such a frequency down-converter 4 is described in more detail in the Article "A Fully integrated lV/100 / ⁇ A high bitrate C_-FSK receiver", M. D. Pardoen, Proceedings of the Workshop Anvances in Analogue Circuit Design, April 6-8, 1993, Katholieke Universiteit Leuven, 15 pages.
  • Fig. 3 shows a second embodiment and preferred embodiment of the frequency down-converter 4 in the receiver 1 according to the present invention, providing quadrature signals I and Q.
  • the frequency down-converter 4 comprises an inte ⁇ olation network for forming the signals IF2 and IF4 as inte ⁇ olated signals of the signals I and Q, the network comprising a series-arrangement of resistors 30 and 31 coupled between the I- and Q-branch at a tap of which the signal IF2 is provided and a series-arrangement of resistors 32 and 33 coupled between the I-and Q-branch at a tap of which the signal IF4 is provided, the resistor 33 being coupled to the I-branch via an inverter 34.
  • Fig. 4 shows a timing diagram of the baseband signal reconstruction according to the present invention as a function of time t.
  • a baseband data signal TDTA to be transmitted to and to be received by the quadrature receiver 1 is shown, the signal TDTA representing data of a first logic level " 1 " and a second logic level "0" and the data having a symbol period T.
  • the receiver 1 determines the recon ⁇ structed data signal DTA from the received signal RF after frequency-down-conversion from a phase signal ⁇ of a composite limited intermediate frequency signal formed by the signals LIF1, LIF2, LIF3, and LIF4.
  • the phase signal ⁇ represents phase information comprised in the four signals IFl to IF4.
  • phase quantisation levels LEI, LE2, LE3, LE4, and LE5 Five phase quantisation levels LEI, LE2, LE3, LE4, and LE5 are distinguished. Generally, the number of quantisation levels depends on the data to be detected.
  • respective positive and negative pulses PP1 , PP2, PP3, PP4, PP5, and PP6, and NP1, NP2, NP3, NP4, NP5, and NP6 are generated from the phase signal ⁇ in the given example in the sequence PP1, NP1, PP2, PP3, NP2, NP3, PP4, NP4, NP5, PP5, NP6, and PP6, as indicated.
  • the present invention makes use of the deterministic properties of the phase function around a transition of the transmitted baseband signal TDTA. It has been realized that when the reconstruction instant is chosen to be a predetermined instant t, between two successive pulses of opposite polarity that then a very good reconstruction of the data signal TDTA can be achieved.
  • the predetermined instant is chosen in dependance of the modulation method. More generally, the predetermined instant is a function of transmitter parameters and reconstructed data.
  • the predetermined instant is substantially in the middle of two pulses, in case of offset-FSK-modulation, the predetermined instant is weighted with the FSK-offset, and in case of GMSK-modulation, the distance from the predetermined instant to the successive opposite pulses is a function of the BT-product of the GMSK-modulation signal.
  • FSK-modulation is applied so that the reconstruction instants are in the middle of two successive opposite pulses, i.e. in the middle of the pulses PP1 and NP1 , NP1 and PP2, PP3 and NP2, NP3 and PP4, NP5 and PP5, and NP6 and PP6, assuming sufficient quantisation levels.
  • the number of quatisation levels needed for reconstruction is a function of the minimum phase excursion within the symbol period T.
  • an imperfect reconstructed data signal IMP is shown that would have been the result of an imperfect reconstruction method only using the information comprised in the pulses at the instants that such pulses would occur.
  • the signal IMP is not an exact replica the baseband signal TDTA, whereas the signal DTA is.
  • Fig. 5 A shows a pulse count arrangement 50 for generating pulses in the demodulator 10 according to the present invention.
  • the pulse count arrangement 50 comprises voltage differentiators 51, 52, 53, and 54, multipliers 55, 56, 57, and 58, an inverter 59, and an adder 60.
  • the limited intermediate frequency signals IFl, IF2, IF3, and IF4 are fed to the voltage differentiators 51, 52, 53, and 54, respectively that are coupled at their respective output sides with respective first inputs 61 , 62, 63, and 64 of the multipliers 55, 56, 57, and 58.
  • Inputs 65, 66, 67, and 68 of the voltage differentiators 51, 52, 53, and 55 are coupled to second inputs 70, 71, 72, and 73 of the respective multipliers 55, 56, 57, and 58 such that the input 65 is coupled to the input 70, the input 66 is coupled to the input 71, the input 67 is coupled to the input 72, and the input 68 is coupled to the input 69 via the inverter 59.
  • Output signals at outputs 73, 74, 75, and 76 are fed to inputs of the adder 60.
  • a phase-sensitive demodulator is achieved in which the pulses PP1, NP1, ... are generated.
  • the demodulator 10 further comprises a pulse splitter 61 for splitting the stream of positive and negative pulses PP1 , NP1, ... into separate streams of positive and negative pulses, PP1 , PP2, ..., and NP1 , NP2, ... .
  • a pulse splitter 61 for splitting the stream of positive and negative pulses PP1 , NP1, ... into separate streams of positive and negative pulses, PP1 , PP2, ..., and NP1 , NP2, ... .
  • any suitable demodulator can be used providing positive and negative pulses as described.
  • Fig. 5B shows a first embodiment of signal reconstruction according to the present invention, in the demodulator 10, comprising baseband signal generating means
  • a perfect reconstruction can be achieved without the need of an extensive memory if the following condition is fulfilled: X/2 ⁇ ⁇ /n ⁇ X, wherein X is the minimum phase excursion within the symbol period T, and n is the number of phase quantisation levels.
  • the reconstruction delay remains small and no large memories are needed that would otherwise be needed for storing pulse times of positive or negative pulses when they would have been too far apart, i.e. at distances that could easily exceed two symbol periods.
  • respective voltages V, and V 2 are generated from the positive and negative pulses, and herefrom voltages V 3 and V 4 that are proportional to the desired variable time delay that is half the time between two successive opposite pulses, in the case of FSK-modulation.
  • the positive and negative pulses control respective switches 81 and 82 parallel to capacitors 83 and 84, through which load currents flow generated by current sources 85 and 86 when the switches 81 and 82 are open.
  • the voltages V 3 and V 4 are formed across capacitors 87 and 88 coupled to the capacitors 83 and 84 via respective amplifiers 89 and 90 sensing the voltages V, and V 2 at the capacitors 83 and 84 and via switches 91 and 92 controlled by the positive and negative pulses.
  • the positive pulses PP1, ... are fed to a set-input 93 of an SR-flipflop 94 and the negative pulses NP1, ...
  • the imperfect reconstruction signal IMP is available at the output 96 of the SR-flipflop 94 and the signal IMP and its inverse are used to generate voltages V s and V 6 that start and increase with time at data transitions in the signal IMP.
  • adders 112 and 113 are provided that are coupled to limiters 114 and 115.
  • the zero-crossing instants of the voltages V 7 and V g determine the points of time when the reconstructed baseband signal DTA has to make a signal transition so as to get a perfect reconstruction.
  • these voltages are fed to an RS-flipflop 116 of which a reset-input 117 is coupled to the limiter 114, and a set-input 118 is coupled to the limiter 115.
  • a transition of the flipflop 116 is further used to reset the flipflops 100 and 101.
  • An output 119 of the flipflop 116 is used to reset the flipflop 100, the output 119 being coupled to a reset-input 120 of the flipflop 100, and an output 121 of the flipflop 116 is used to reset the flipflop 101, the output 121 being coupled to a reset-input 122 of the flipflop 101.
  • Fig. 6 shows a timing diagram in order further to illustrate the operation of the first embodiment.
  • the imperfectly reconstructed signal IMP is available, as described.
  • the signal IMP is a coarse approximation of the transmitted data, of which the data values are right but of which the timing of the data transitions is still wrong.
  • the switch 81 is closed by positive pulses and the switch 82 is closed by negative pulses. If the switch 81 is closed by a positive pulse at the time t 0 , the capacitor 83 is almost immediately discharged to 0V. If the switch 81 is opened thereafter, the voltage V, increases with time until the next positive pulse arrives. Similarly, the voltage V 2 is generated between switching instants starting from the time t,. The voltages across the capacitors 83 and 84 are sensed by the capacitors 87 and 88 at the time instants when a data transition ocuurs in the signal IMP having the opposite sign as regards the voltages V, and V 2 , respectively.
  • the flipflops 100 and 101 indicate, after a give time delay, that a transition in the relevant direction of the signal to be reconstructed will occur. So, if the flipflops 100 and 101 are set, the capacitors 108 and 109 are charged by the current sources 110 and 111 , to start with time instants t 2 and t 3 , respectively.
  • the voltages V 7 and V 8 are formed as described before, and zero-crossings of the voltages V 7 and V 8 determine the transition instants of the reconstructed signal DTA.
  • the negative reference voltage V ref also determining V 7 and V g , determines the total delay between a transition in the original data signal and the reconstructed data signal. In the embodiment given, this delay should be between one and two symbol periods, less than one symbol period causing causality problems and more than two symbol periods leading to undetected transitions.
  • Fig. 7 shows a flow-chart of a second embodiment of signal reconstruc- tion according to the present invention.
  • the major part of the hardware embodiment as described can be replaced by a programmed DSP (Digital Signal Processor), or the like. I.e., the pulses PP1, NP1 , ... are fed to an input port of the DSP and the reconstructed data becomes available at an output port of the DSP.
  • the DSP (not shown in detail), is programmed according to the shown flow-chart.
  • the signs of the pulses, together with their times of occurrence are stored in a DSP-memory (not shown in detail), as indicated in block "RETRIEVE DEMODULATOR PULSES" of the flow-chart.
  • the program searches for successive opposite pulse pairs, as indicated in block "SEARCH SUCCESSIVE OPPOSITE PULSES”. Thereafter, the program determines the predetermined instant between such pairs of pulses, indicated in block "DETERMINE PREDETERMINED INSTANTS IN PULSE PAIRS”.
  • an updated time table is determined indicating the instants of determined output data transitions, indicated in block "GENERATE UPDATED TIME TABLE".
  • the reconstructed data DTA is generated at an output port (not shown in detail) of the DSP at the instants as determined by the updated time table, a "0" to “ 1 " transition being generated after a positive pulse, and a “ 1 " to “0” transition being generated after a negative pulse. So it is determined at what point of time and in which direction the data changes. Ou ⁇ utting of the data DTA is indicated in block "OUTPUT DTA".

Abstract

Known are multi-branch and interpolation quadrature receivers in which a quantised phase signals having a given phase resolution are fed to a phase-sensitive demodulator reconstructing the data from pulses generated at phase level passings. To avoid unacceptable data jitter, the phase resolution has to be considerable. Herewith, the known receiver becomes complex and/or is not satisfactory as to power consumption. A quadrature receiver is proposed that is very accurate and that has reduced power consumption. To this end, in the quadrature receiver data signal reconstruction instants are determined at predetermined instants between successive demodulation pulses of opposite polarity, and data is outputted at these instants. The predetermined instants are chosen in accordance with the used modulation method and/or transmission parameters.

Description

"A receiver, a demodulator, and a demodulation method"
The present invenuon relates to a quadrature receiver comprising a demodulator for demodulating phase and/or frequency modulated signals, which demodulator comprises means for generating pulses from a quantised intermediate frequency phase signal generated in the receiver and baseband signal generating means for generating a recon¬ structed baseband signal from the pulses.
The present invention further relates to demodulator and to a demodulation method. Such a receiver can be a cellular or cordless telephony receiver, a pager, or the like.
A quadrature receiver of this kind is known from the British Patent Application No. 2 286 950. Herein, a quadrature receiver is described wherein an intermedi¬ ate phase signal is quantised by hard-limiting intermediate frequency quadrature signals. Such a receiver should have a phase resolution that is sufficient in view of the vector rotation per received data bit of the quantised phase signal in order to properly decode a received data signal. In this British application a proper phase resolution is achieved by generating additional axes intermediate to in-phase and quadrature phase signal axes, e.g. by means of a ratiometric combiner. The quantised phase signal is demodulated by forming a series a positive and negative pulses from the quantised phase signal, by supplying the series to a lowpass filter and by hardlimiting the filtered series. Despite of the fact that in the known receiver the quantisation step in the phase signal is reduced, in such a receiver there can still be considerable data jitter that can cause inaccurate data detection.
It is an object of the present invention to provide a very accurate quadrature receiver that is low cost and has reduced power consumption.
To this end the quadrature receiver according to the present invention is characterized in that the baseband signal generating means is arranged for determining whether two successive pulses have a different polarity, and, if so, for generating a reconstructed baseband signal transition at a predetermined reconstruction instant between the two successive pulses. The present invention is based upon the insight that the quantised phase signal has deterministic properties around baseband signal transitions and that baseband signal transitions are located between two closest transitions of the quantised phase signal when the quantisation levels are at suitable distances from each other.
In an embodiment of a quadrature receiver according to the present invention, the reconstruction instant is determined in dependance of a modulation method used for modulating the signals such that the instant is optimally adapted to the used modulation method. Herewith, data jitter can virtually be eliminated. When applying FSK (Frequency Shift Keying) as a modulation method, the most appropriate choice of the distance is in the middle between the two successive pulses, when applying offset-FSK, the distances to the pulses are chosen as a function of the offset, and when applying GMSK (Gaussian Minimum Shift Keying), the distances are chosen in accordance with the so-called BT-product (B being the bandwidth of the modulation filter and T being the bit period) of the GMSK-modulation. For multi-level shift keyed signals, the distances can be chosen to be a function of transmitter parameters and reconstructed data and the demodulator can be made adapative so as to adapt the distances within one bit period.
In an embodiment of a quadrature receiver according to the present invention, the means for generating the pulses from the intermediate frequency phase signal comprise pairs of cross-coupled differentiating means of which inputs are coupled to quadrature branches and of which outputs are coupled to a combiner for providing the pulses. Herewith, a simple means is provided for generating the pulses. In the known receiver as described in said British Application No. 2 286 950 positive and negative pulses are generated by means of state comparison means. Such a solution will not function appropriate in combination with the reconstruction method as of the present invention because when it is embodied in an asynchronous logic mode, glitches are generated deterio¬ rating the performance of the reconstruction method according to the present invention, and when it is embodied in a synchronous or clocked mode, it causes data jitter that cannot be eliminated anymore due to the fact that a clock used for the clocked mode will not be synchronised with the data signal and will not be correlated with the jitter. Accordingly, the means for generating the pulses according to the present invention, not making use of states, very advantageously cooperates with the reconstruction method according to the present invention.
In an embodiment of a quadrature receiver according to the present invention, the receiver comprises an inteφolation network for forming inteφolated signals from quadrature received I-signals and Q-signals. Herewith, accurate additional axes can be made in the quantised phase signal improving the overall performance of the receiver.
In a preferred embodiment, the intermediate frequency is a so-called zero- IF frequency. More generally, the intermediate frequency should be low-IF such that both positive and negative pulses can be formed.
The present invention will now be described, by way of example, with reference to the accompanying drawings, wherein
Fig. 1 shows a block diagram of a quadrature receiver according to the present invention,
Fig. 2 shows a first frequency down-converter in a receiver according to the present invention, Fig. 3 shows a second frequency down-converter in a receiver according to the present invention,
Fig. 4 shows a timing diagram of a baseband signal reconstruction according to the present invention,
Fig. 5 A shows a pulse count arrangement for generating pulses in a demodulator according to the present invention,
Fig. 5B shows a first embodiment of signal reconstruction according to the present invention,
Fig. 6 shows a timing diagram for illustrating the operation of the first embodiment, and Fig. 7 shows a flow-chart of a second embodiment of signal reconstruc¬ tion according to the present invention.
Throughout the figures the same reference numerals are used for the same features.
Fig. 1 shows a block diagram of a quadrature receiver 1 according to the present invention, coupled to an antenna 2 for receiving RF-signals. The receiver 1 com¬ prises a low-noise RF-amplifier 3 coupled to a frequency down-converter 4 for down- converting the RF-signal to intermediate frequency signals IFl , IF2, IF3 and IF4 forming an intermediate frequency phase signal which is quantised by means of limiters 5, 6, 7 and 8 so as to form a quantised intermediate frequency phase signal represented by limited intermedi¬ ate frequency signals LIF1, LIF2, LIF3, and LIF4. The quantised intermediate frequency phase signal can be represented in a quadrature state diagram as described in Fig. 4 of said British patent application No. 2 286 950. The frequency down-converter 4 can be arranged for forming any desired number of intermediate states, the number of phase states determin¬ ing the phase resolution. The receiver 1 further comprises a local oscillator 9 coupled to the frequency down-converter 4 and a phase sensitive demodulator 10 providing a reconstructed baseband signal DTA, a baseband data signal. Fig. 2 shows a first embodiment of the frequency down-converter 4 in the receiver 1 according to the present invention, comprising mixers 20, 21 , 22 and 23 for mixing down the RF-signal RF using oscillator signal generated by the local oscillator 9, with the proper phases φx, φ2, Ψ3 and φ4, namely 0, 45, 90, and 135 degrees. The frequency down-converter 4 further comprises filters 24, 25, 26 and 27. The phase resolution can be increased by adding mixers. Such a frequency down-converter 4 is described in more detail in the Article "A Fully integrated lV/100/χA high bitrate C_-FSK receiver", M. D. Pardoen, Proceedings of the Workshop Anvances in Analogue Circuit Design, April 6-8, 1993, Katholieke Universiteit Leuven, 15 pages.
Fig. 3 shows a second embodiment and preferred embodiment of the frequency down-converter 4 in the receiver 1 according to the present invention, providing quadrature signals I and Q. The frequency down-converter 4 comprises an inteφolation network for forming the signals IF2 and IF4 as inteφolated signals of the signals I and Q, the network comprising a series-arrangement of resistors 30 and 31 coupled between the I- and Q-branch at a tap of which the signal IF2 is provided and a series-arrangement of resistors 32 and 33 coupled between the I-and Q-branch at a tap of which the signal IF4 is provided, the resistor 33 being coupled to the I-branch via an inverter 34.
Fig. 4 shows a timing diagram of the baseband signal reconstruction according to the present invention as a function of time t. A baseband data signal TDTA to be transmitted to and to be received by the quadrature receiver 1 is shown, the signal TDTA representing data of a first logic level " 1 " and a second logic level "0" and the data having a symbol period T. According to the present invention, the receiver 1 determines the recon¬ structed data signal DTA from the received signal RF after frequency-down-conversion from a phase signal Φ of a composite limited intermediate frequency signal formed by the signals LIF1, LIF2, LIF3, and LIF4. In the example given, the phase signal Φ represents phase information comprised in the four signals IFl to IF4. Five phase quantisation levels LEI, LE2, LE3, LE4, and LE5 are distinguished. Generally, the number of quantisation levels depends on the data to be detected. In the demodulator 10, respective positive and negative pulses PP1 , PP2, PP3, PP4, PP5, and PP6, and NP1, NP2, NP3, NP4, NP5, and NP6 are generated from the phase signal Φ in the given example in the sequence PP1, NP1, PP2, PP3, NP2, NP3, PP4, NP4, NP5, PP5, NP6, and PP6, as indicated. Each time when the phase signal Φ passes a quantisation level while having a positive slope, a positive pulse is generated, and each time when the phase signal Φ passes a quantisation level while having a negative slope, a negative pulse is generated. For a virtually perfect reconstruction, the present invention makes use of the deterministic properties of the phase function around a transition of the transmitted baseband signal TDTA. It has been realized that when the reconstruction instant is chosen to be a predetermined instant t, between two successive pulses of opposite polarity that then a very good reconstruction of the data signal TDTA can be achieved. The predetermined instant is chosen in dependance of the modulation method. More generally, the predetermined instant is a function of transmitter parameters and reconstructed data. In case of FSK-modulation, the predetermined instant is substantially in the middle of two pulses, in case of offset-FSK-modulation, the predetermined instant is weighted with the FSK-offset, and in case of GMSK-modulation, the distance from the predetermined instant to the successive opposite pulses is a function of the BT-product of the GMSK-modulation signal. In the case of offset-FSK-modulation, a weighting factor e for weighting the predetermined instant t, is determined as follows, e = [2T -(tc-t,)]/(tc-ζ), wherein t„ tt, and tc are instants of a succession of a positive pulse, a negative pulse and a positive pulse. Then, the predetermined instant t, = [(t,+tb)/2] + 0.56(1,-0. Furthermore, for offset-FSK, it holds that the frequency difference in frequency offsets of a "0" and a " 1 " datum is e/2τ. In the example given, FSK-modulation is applied so that the reconstruction instants are in the middle of two successive opposite pulses, i.e. in the middle of the pulses PP1 and NP1 , NP1 and PP2, PP3 and NP2, NP3 and PP4, NP5 and PP5, and NP6 and PP6, assuming sufficient quantisation levels. The number of quatisation levels needed for reconstruction is a function of the minimum phase excursion within the symbol period T. Apart from the reconstructed data signal DTA, an imperfect reconstructed data signal IMP is shown that would have been the result of an imperfect reconstruction method only using the information comprised in the pulses at the instants that such pulses would occur. The signal IMP is not an exact replica the baseband signal TDTA, whereas the signal DTA is.
Fig. 5 A shows a pulse count arrangement 50 for generating pulses in the demodulator 10 according to the present invention. The pulse count arrangement 50 comprises voltage differentiators 51, 52, 53, and 54, multipliers 55, 56, 57, and 58, an inverter 59, and an adder 60. The limited intermediate frequency signals IFl, IF2, IF3, and IF4 are fed to the voltage differentiators 51, 52, 53, and 54, respectively that are coupled at their respective output sides with respective first inputs 61 , 62, 63, and 64 of the multipliers 55, 56, 57, and 58. Inputs 65, 66, 67, and 68 of the voltage differentiators 51, 52, 53, and 55 are coupled to second inputs 70, 71, 72, and 73 of the respective multipliers 55, 56, 57, and 58 such that the input 65 is coupled to the input 70, the input 66 is coupled to the input 71, the input 67 is coupled to the input 72, and the input 68 is coupled to the input 69 via the inverter 59. Output signals at outputs 73, 74, 75, and 76 are fed to inputs of the adder 60. Herewith, a phase-sensitive demodulator is achieved in which the pulses PP1, NP1, ... are generated. The demodulator 10 further comprises a pulse splitter 61 for splitting the stream of positive and negative pulses PP1 , NP1, ... into separate streams of positive and negative pulses, PP1 , PP2, ..., and NP1 , NP2, ... . Instead of the shown pulse count demodulator 50 any suitable demodulator can be used providing positive and negative pulses as described.
Fig. 5B shows a first embodiment of signal reconstruction according to the present invention, in the demodulator 10, comprising baseband signal generating means
80 for generating the reconstructed baseband signal DTA from the pulses PP1 , NP1 In this embodiment a perfect reconstruction can be achieved without the need of an extensive memory if the following condition is fulfilled: X/2 < ττ/n < X, wherein X is the minimum phase excursion within the symbol period T, and n is the number of phase quantisation levels. Herewith, the reconstruction delay remains small and no large memories are needed that would otherwise be needed for storing pulse times of positive or negative pulses when they would have been too far apart, i.e. at distances that could easily exceed two symbol periods. In the baseband signal generating means 80, respective voltages V, and V2 are generated from the positive and negative pulses, and herefrom voltages V3 and V4 that are proportional to the desired variable time delay that is half the time between two successive opposite pulses, in the case of FSK-modulation. To this end the positive and negative pulses control respective switches 81 and 82 parallel to capacitors 83 and 84, through which load currents flow generated by current sources 85 and 86 when the switches 81 and 82 are open. The voltages V3 and V4 are formed across capacitors 87 and 88 coupled to the capacitors 83 and 84 via respective amplifiers 89 and 90 sensing the voltages V, and V2 at the capacitors 83 and 84 and via switches 91 and 92 controlled by the positive and negative pulses. For controlling the switches 91 and 92, the positive pulses PP1, ... are fed to a set-input 93 of an SR-flipflop 94 and the negative pulses NP1, ... are fed to a reset-input 95 of the SR-flipflop 94, an output 96 of the SR-flipflop providing a control signal CTl via a voltage differentiator 97 for controlling the switch 92, and an inverse output 98 of the SR-flipflop 94 providing a control signal CT2 for controlling the switch 91 via a voltage differentiator 99. In fact, the imperfect reconstruction signal IMP is available at the output 96 of the SR-flipflop 94 and the signal IMP and its inverse are used to generate voltages Vs and V6 that start and increase with time at data transitions in the signal IMP. This is achieved by coupling the voltage differentiators 97 and 99 to similar switched current sources as for the generation of V, and V2, formed by SR-flipflops 100 and 101 to which respective set-inputs 102 and 103 the control signals CTl and CT2 are fed, and which respective reverse outputs 104 and 105 control switches 106 and 107 across capacitors 108 and 109. When the switches 106 and 107 are open, the capacitors 108 and 109 are switches in a load-mode, respective load currents being provided by current sources 110 and 111. For forming voltages V7 and Vg from the voltages V3 and V5 and a negative reference voltage V^f, and from the voltages V4 and V6 and the negative reference voltage Vref, respectively, adders 112 and 113 are provided that are coupled to limiters 114 and 115. The zero-crossing instants of the voltages V7 and Vg determine the points of time when the reconstructed baseband signal DTA has to make a signal transition so as to get a perfect reconstruction. For getting the signal DTA from the voltages V7 and V8, these voltages are fed to an RS-flipflop 116 of which a reset-input 117 is coupled to the limiter 114, and a set-input 118 is coupled to the limiter 115. A transition of the flipflop 116 is further used to reset the flipflops 100 and 101. An output 119 of the flipflop 116 is used to reset the flipflop 100, the output 119 being coupled to a reset-input 120 of the flipflop 100, and an output 121 of the flipflop 116 is used to reset the flipflop 101, the output 121 being coupled to a reset-input 122 of the flipflop 101. Fig. 6 shows a timing diagram in order further to illustrate the operation of the first embodiment. At the output 96 of the flipflop 94, the imperfectly reconstructed signal IMP is available, as described. The signal IMP is a coarse approximation of the transmitted data, of which the data values are right but of which the timing of the data transitions is still wrong. The switch 81 is closed by positive pulses and the switch 82 is closed by negative pulses. If the switch 81 is closed by a positive pulse at the time t0, the capacitor 83 is almost immediately discharged to 0V. If the switch 81 is opened thereafter, the voltage V, increases with time until the next positive pulse arrives. Similarly, the voltage V2 is generated between switching instants starting from the time t,. The voltages across the capacitors 83 and 84 are sensed by the capacitors 87 and 88 at the time instants when a data transition ocuurs in the signal IMP having the opposite sign as regards the voltages V, and V2, respectively. By using signal transitions in the signal IMP instead of the pulses itself, it is prevented that the signal value of the signals V3 and V4 is changed when a number of positive or negative pulses occurs in succession. This is due to the fact that only the time between two successive pulses having opposite sign is of interest. Because the voltages V3 and V4 are proportional to the time distance of two successive pulses of opposite sign, these voltage are a measure for the desired time delay to determine the perfect reconstruction instant. At a "0" to " 1 " transition of the signal IMP, the flipflop 100 is set, and at a " 1 " to "0" transition, the flipflop 101 is set. Herewith, the flipflops 100 and 101 indicate, after a give time delay, that a transition in the relevant direction of the signal to be reconstructed will occur. So, if the flipflops 100 and 101 are set, the capacitors 108 and 109 are charged by the current sources 110 and 111 , to start with time instants t2 and t3, respectively. The voltages V7 and V8 are formed as described before, and zero-crossings of the voltages V7 and V8 determine the transition instants of the reconstructed signal DTA. The negative reference voltage Vref, also determining V7 and Vg, determines the total delay between a transition in the original data signal and the reconstructed data signal. In the embodiment given, this delay should be between one and two symbol periods, less than one symbol period causing causality problems and more than two symbol periods leading to undetected transitions.
Fig. 7 shows a flow-chart of a second embodiment of signal reconstruc- tion according to the present invention. In this embodiment, the major part of the hardware embodiment as described can be replaced by a programmed DSP (Digital Signal Processor), or the like. I.e., the pulses PP1, NP1 , ... are fed to an input port of the DSP and the reconstructed data becomes available at an output port of the DSP. The DSP (not shown in detail), is programmed according to the shown flow-chart. At an internal clock (not shown in detail) of the DSP, the signs of the pulses, together with their times of occurrence are stored in a DSP-memory (not shown in detail), as indicated in block "RETRIEVE DEMODULATOR PULSES" of the flow-chart. Then, the program searches for successive opposite pulse pairs, as indicated in block "SEARCH SUCCESSIVE OPPOSITE PULSES". Thereafter, the program determines the predetermined instant between such pairs of pulses, indicated in block "DETERMINE PREDETERMINED INSTANTS IN PULSE PAIRS". Next, an updated time table is determined indicating the instants of determined output data transitions, indicated in block "GENERATE UPDATED TIME TABLE". At last, the reconstructed data DTA is generated at an output port (not shown in detail) of the DSP at the instants as determined by the updated time table, a "0" to " 1 " transition being generated after a positive pulse, and a " 1 " to "0" transition being generated after a negative pulse. So it is determined at what point of time and in which direction the data changes. Ouφutting of the data DTA is indicated in block "OUTPUT DTA".

Claims

CLAIMS:
1. A quadrature receiver comprising a demodulator for demodulating phase and/or frequency modulated signals, which demodulator comprises means for generating pulses from a quantised intermediate frequency phase signal generated in the receiver, and baseband signal generating means for generating a reconstructed baseband signal from the pulses, characterised in that the baseband signal generating means is arranged for determin¬ ing whether two successive pulses have a different polarity, and, if so, for generating a reconstructed baseband signal transition at a predetermined reconstruction instant between the two successive pulses.
2. A quadrature receiver according to claim 1 , wherein the reconstruction instant is determined dependance of a modulation method used for modulating the signals such that the instant is optimally adapted to the used modulation method.
3. A quadrature receiver according to claim 2, wherein the modulated signals are frequency shift keyed signals and the distance is substantially in the middle of the two sucessive pulses.
4. A quadrature receiver according to claim 2, wherein the modulated signals are offset frequency shift keyed signals and the distance is a function of a frequency offset.
5. A quadrature receiver according to claim 2, wherein the modulated signals are Gaussian minimum shift keyed signals and the distance is a function of a so-called BT- product of the Gaussian modulated signals.
6. A quadrature receiver according to claim 2, wherein the modulated signals are multi-level frequency shift keyed signals and the distance is a function of transmitter parameters and reconstructed data, and wherein the demodulator comprises means for adapting the distance within one bit period in dependance of the transmitter parameters and the reconstructed data.
7. A quadrature receiver according to any one of the preceding claims wherein the means for generating the pulses from the intermediate frequency phase signal comprise pairs of cross-coupled differentiating means of which inputs are coupled to quadrature branches and of which outputs are coupled to a combiner for providing the pulses.
8. A quadrature receiver according to claim 7, wherein the receiver comprises an inteφolation network for forming inteφolated signals from quadrature received I-signals and Q-signals.
9. A demodulator for demodulating phase and/or frequency modulated signals, which demodulator comprises means for generating pulses from a quantised intermediate frequency phase signal generated in a receiver, and baseband signal generating means for generating a reconstructed baseband signal from the pulses, characterised in that the baseband signal generating means is arranged for determining whether two successive pulses have a different polarity, and, if so, for generating a reconstructed baseband signal transition at a predetermined reconstruction instant between the two successive pulses.
10. A demodulation method for demodulating phase and/or frequency modulated signals, in which pulses are generated from a quantised intermediate frequency phase signal, and a reconstructed baseband signal is generated from the pulses, characterised in that it is determined whether two successive pulses have a different polarity, and, if so, a reconstructed baseband signal transition is generated at a predetermined reconstruction instant between the two successive pulses.
PCT/IB1997/000456 1996-05-09 1997-04-30 A receiver, a demodulator, and a demodulation method WO1997042741A2 (en)

Priority Applications (3)

Application Number Priority Date Filing Date Title
JP53968197A JP3902661B2 (en) 1996-05-09 1997-04-30 Receiver, demodulator, and demodulation method
DE69731354T DE69731354T2 (en) 1996-05-09 1997-04-30 RECEIVER, DEMODULATOR AND DEMODULATION METHOD
EP97916608A EP0843932B1 (en) 1996-05-09 1997-04-30 A receiver, a demodulator, and a demodulation method

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
EP96201255.5 1996-05-09
EP96201255 1996-05-09

Publications (2)

Publication Number Publication Date
WO1997042741A2 true WO1997042741A2 (en) 1997-11-13
WO1997042741A3 WO1997042741A3 (en) 1997-12-31

Family

ID=8223957

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/IB1997/000456 WO1997042741A2 (en) 1996-05-09 1997-04-30 A receiver, a demodulator, and a demodulation method

Country Status (7)

Country Link
US (1) US5808509A (en)
EP (1) EP0843932B1 (en)
JP (1) JP3902661B2 (en)
KR (1) KR100460358B1 (en)
CN (1) CN1201538C (en)
DE (1) DE69731354T2 (en)
WO (1) WO1997042741A2 (en)

Families Citing this family (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US8014724B2 (en) * 1999-10-21 2011-09-06 Broadcom Corporation System and method for signal limiting
US7558556B1 (en) 1999-10-21 2009-07-07 Broadcom Corporation Adaptive radio transceiver with subsampling mixers
US7555263B1 (en) * 1999-10-21 2009-06-30 Broadcom Corporation Adaptive radio transceiver
US6961546B1 (en) * 1999-10-21 2005-11-01 Broadcom Corporation Adaptive radio transceiver with offset PLL with subsampling mixers
US7113744B1 (en) 1999-10-21 2006-09-26 Broadcom Corporation Adaptive radio transceiver with a power amplifier
US7299006B1 (en) 1999-10-21 2007-11-20 Broadcom Corporation Adaptive radio transceiver
US6987966B1 (en) 1999-10-21 2006-01-17 Broadcom Corporation Adaptive radio transceiver with polyphase calibration
US7548726B1 (en) 1999-10-21 2009-06-16 Broadcom Corporation Adaptive radio transceiver with a bandpass filter
DE10103479A1 (en) * 2001-01-26 2002-08-08 Infineon Technologies Ag Signal reception and processing methods for cordless communication systems
US7149261B2 (en) * 2001-12-15 2006-12-12 Matsushita Electric Industrial Co., Ltd. Image reject circuit using sigma-delta conversion
US7231004B2 (en) * 2003-04-18 2007-06-12 Harris Corporation System and method of low power demodulation of continuous phase modulated waveforms
KR100858350B1 (en) * 2007-06-04 2008-09-17 주식회사 파이칩스 Appratus and method for receiving a radio signal
US8428204B2 (en) * 2010-08-20 2013-04-23 Raytheon Company Recovering distorted digital data

Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0151334A2 (en) * 1983-07-14 1985-08-14 Stc Plc Direct conversion frequency modulation radio receiver
US4897620A (en) * 1989-03-06 1990-01-30 Plessey Electronic Systems Corp. Continuous phase shift modulation system with improved spectrum control
US4994928A (en) * 1987-04-30 1991-02-19 Matsushita Electric Industrial Co., Ltd. Frequency demodulation circuit
GB2286950A (en) * 1994-02-22 1995-08-30 Roke Manor Research A direct conversion receiver

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
GB2057820B (en) * 1979-09-04 1984-07-04 Standard Telephones Cables Ltd Radio receiver for fsk signals
US4942591A (en) * 1989-03-07 1990-07-17 Agilis Corporation Multiple phase PSK demodulator

Patent Citations (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0151334A2 (en) * 1983-07-14 1985-08-14 Stc Plc Direct conversion frequency modulation radio receiver
US4994928A (en) * 1987-04-30 1991-02-19 Matsushita Electric Industrial Co., Ltd. Frequency demodulation circuit
US4897620A (en) * 1989-03-06 1990-01-30 Plessey Electronic Systems Corp. Continuous phase shift modulation system with improved spectrum control
GB2286950A (en) * 1994-02-22 1995-08-30 Roke Manor Research A direct conversion receiver

Also Published As

Publication number Publication date
KR19990028800A (en) 1999-04-15
DE69731354T2 (en) 2005-10-27
WO1997042741A3 (en) 1997-12-31
CN1193437A (en) 1998-09-16
DE69731354D1 (en) 2004-12-02
CN1201538C (en) 2005-05-11
EP0843932B1 (en) 2004-10-27
EP0843932A2 (en) 1998-05-27
JPH11509708A (en) 1999-08-24
US5808509A (en) 1998-09-15
KR100460358B1 (en) 2005-02-03
JP3902661B2 (en) 2007-04-11

Similar Documents

Publication Publication Date Title
EP0843932B1 (en) A receiver, a demodulator, and a demodulation method
US5049830A (en) Carrier recovery system and digital phase demodulator
JPH021675A (en) Carrier recovering circuit for offset qpsk system
JP3188356B2 (en) Digital demodulation method and circuit for time division multiplex communication channel
US5301210A (en) Coherent demodulating device with carrier wave recovering digital circuit
JPH11163957A (en) Hierarchical transmission digital demodulator
EP0637883B1 (en) Carrier recovery circuit for offset QPSK demodulators
JPH10308784A (en) Demodulator
US6038264A (en) Data receiving apparatus
US5517689A (en) Phase detecting method and phase detector and FM receiver using phase detecting method
US6975691B1 (en) Receiver
JPH0136745B2 (en)
JPH0723072A (en) Detection system
JPH0951361A (en) Mpsk demodulation receiver, digital filter and mpsk demodulation method
JPH0897874A (en) Offset qpsk demodulator
US5982200A (en) Costas loop carrier recovery circuit using square-law circuits
JPH0583317A (en) Digital phase modulation signal demodulation circuit
JPH09130440A (en) Detection circuit device
US5953385A (en) Method and device for detecting the error on the frequency of a carrier
JP3394276B2 (en) AFC circuit
JPH06291791A (en) Demodulator for phase modulation wave signal
JP2871172B2 (en) Demodulator
JP3392771B2 (en) Frame synchronization signal detecting device and carrier reproducing device using the same
JP3183456B2 (en) Clock recovery circuit and receiving device using the same
JP2586699B2 (en) Storage batch demodulator

Legal Events

Date Code Title Description
WWE Wipo information: entry into national phase

Ref document number: 97190509.6

Country of ref document: CN

AK Designated states

Kind code of ref document: A2

Designated state(s): CN JP KR SG

AL Designated countries for regional patents

Kind code of ref document: A2

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 1997916608

Country of ref document: EP

AK Designated states

Kind code of ref document: A3

Designated state(s): CN JP KR SG

AL Designated countries for regional patents

Kind code of ref document: A3

Designated state(s): AT BE CH DE DK ES FI FR GB GR IE IT LU MC NL PT SE

ENP Entry into the national phase

Ref document number: 1997 539681

Country of ref document: JP

Kind code of ref document: A

WWE Wipo information: entry into national phase

Ref document number: 1019980700100

Country of ref document: KR

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1997916608

Country of ref document: EP

WWP Wipo information: published in national office

Ref document number: 1019980700100

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1019980700100

Country of ref document: KR

WWG Wipo information: grant in national office

Ref document number: 1997916608

Country of ref document: EP