WO1996008824A1 - Eprom array segmented for high performance and method for controlling same - Google Patents

Eprom array segmented for high performance and method for controlling same Download PDF

Info

Publication number
WO1996008824A1
WO1996008824A1 PCT/US1995/012114 US9512114W WO9608824A1 WO 1996008824 A1 WO1996008824 A1 WO 1996008824A1 US 9512114 W US9512114 W US 9512114W WO 9608824 A1 WO9608824 A1 WO 9608824A1
Authority
WO
WIPO (PCT)
Prior art keywords
source
line
array
cell
bit
Prior art date
Application number
PCT/US1995/012114
Other languages
French (fr)
Inventor
Dhaval J. Brahmbhatt
Original Assignee
National Semiconductor Corporation
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by National Semiconductor Corporation filed Critical National Semiconductor Corporation
Priority to EP95935061A priority Critical patent/EP0733260A1/en
Publication of WO1996008824A1 publication Critical patent/WO1996008824A1/en

Links

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • G11C16/0491Virtual ground arrays

Definitions

  • the present invention relates generally to non-volatile memories and in particular to an erasable programmable read only memory or EPROM having a segmented array of memory cells so as to provide high performance and a method for controlling the memory.
  • Figure 1 shows a conventional EPROM memory array with control circuitry removed.
  • the array which has a capacity of 1 Megabit, is comprised of N channel cells 10 of the floating gate variety, with each cell including a drain, a source, a channel region intermediate the drain and source and a polysilicon floating gate overlying the channel region and insulated from the region.
  • a polysilicon control gate overlies the floating gate and is insulated from the floating gate.
  • the drain region of the disclosed N channel cells 10 is the most positive of the drain/source regions when the cell is being read.
  • the floating gate cells 10 are arranged in 1024 rows and 1024 columns to form a 1 megabit array.
  • all of the cells 10 have their source regions connected to circuit common.
  • All of the cells 10 located in a particular column have their drain regions connected to a common bit line BL 1 - BL1024.
  • the bit lines may be implemented by way of a metal bit line or by way of a buried doped semiconductor line.
  • All of the cells 10 located in a particular row have their control gates connected to a common word line WL 1 - WL1024.
  • the word lines are typically implemented by way of a doped polysilicon lines.
  • Programming of the individual cells is accomplished by applying a relatively high positive voltage to the bit line associated with the cell 10 to be programmed.
  • a positive voltage is applied to the word line associated with the cell to be programmed.
  • the resultant electric field causes electrons to travel from the grounded source region to the positive drain region. Some of these accelerated electrons will acquire sufficient energy to pass through the insulating oxide intermediate the channel and the floating gate and be deposited on the floating gate. This mechanism, sometimes called hot electron injection, places a negative charge on the floating gate which will increase the threshold voltage of the cell above that when the cell in the erased state.
  • Reading of the individual cells is accomplished by applying a small positive voltage to the bit line associated with the cell to be read.
  • a positive voltage is applied to the word line associated with the cell.
  • the positive voltage applied to the word line will be in excess of the erased threshold voltage of the cell so that the cell will be rendered conductive.
  • Current will flow from the bit line and through the cell to the circuit common.
  • a sense amplifier connected to the bit line (not depicted) will detect the current flow thereby indicating the erased state of the cell being read. In the event the cell had been previously programmed, no current will flow, thereby indicating the programmed state of the cell being read.
  • the cells 10 are erased by subjecting the cells to ultraviolet light.
  • the integrated circuit package containing the array is provided with a window through which the light may pass. The light will cause any charge present on the floating gate to be removed. No voltages are applied during U.V. erase.
  • EPROM devices are primarily intended to function as read mostly devices. That is, once the device has been programmed, it is anticipated that almost all of the subsequent operations will be read operations. Thus, the speed of memory read operations essentially determines the overall speed of the EPROM for all practical purposes.
  • One of the primary limitations on reading speed is the inherent capacitance associated with the memory bit lines. Some of this capacitance is attributable to the capacitive coupling between the associated bit line and the surrounding structure, with the remainder of the capacitance being attributable to the capacitance of the drain region of all of the cells connected to the bit line. This capacitance is particularly large in the exemplary Figure 1 array in that the bit line extends the full length of the array and is connected to each of the 1024 cells located in the associated array column.
  • the delays associated with the capacitance are exacerbated when the bit lines have a significant resistance.
  • the resultant large RC time constant significantly impedes the speed of memory read operations, particularly when the bit line is implemented in the form of a doped semiconductor line, either diffused or ion implanted, rather than a metal line.
  • Figure 2 shows part of a prior art memory cell array utilizing a segmenting technique. Only part of a single array column is depicted, namely, a column associated with a bit line BLl .
  • the array includes a Segment 1 comprising rows 1 - 32 of cells 10 and a Segment 2 comprising rows 33 - 64 of the cells.
  • Other segments can be added as required and the size of the segments can be increased to include 64, 128, etc. rows in each segment. Further, the number of columns present in each segment can be increased.
  • Each segment is connected to the associated bit line BL 1 by a segment select transistor, with Segment 1 being connected by way of transistor 12 and Segment 2 connected by way of transistor 14. Depending upon the read address, only one of the segments is selected at one time by way of appropriate segment select transistors SSI , SS2, etc.
  • bit line BLl still extends the full length of the array, but the capacitance attributable to the bit line alone is significantly smaller than that associated with the drain regions of the cells 10 of the non-selected segments.
  • Figure 3 shows an exemplary prior art AMG array of memory cells 10.
  • the array includes multiple segments including a Segment 1 comprising rows 1 - 64 and columns of cells 1 - 6. An actual array would include many more columns.
  • the next segment is Segment 2 and includes rows 65 - 128, with only one row being depicted. Typically, there would be additional segments in the AMG array.
  • the cells in a row are arranged in pairs, with each pair sharing a common source region.
  • adjacent cells 10A and 10B located in the row associated with word line WL2 include a common N type source region.
  • Cell pair 10E and 10F located in the row associated with word line WL3 also share a common N type source region diffusion which is connected by a buried N type semiconductor bit line BLB to the common source region diffusion of cells 10A and 10B.
  • cells 10B and IOC in adjacent cell pairs have a common N type drain region diffusion which is connected by a buried N type semiconductor bit line BL2 to the common drain region of cells 1 OF and 10G.
  • Alternate bit lines including line BL 1 , BL2 and BL3 are each connected in parallel with an overlying metal track (not shown).
  • the metal tracks are connected to the buried bit lines by way of contacts 16 located at the top and bottom of each segment.
  • Each segment of the conventional AMG array has an associated set of segment select transistors SSN which are controlled by complementary segment select signals SN and SN.
  • the segment select signals are controlled by address decoding circuitry so that only one of the array segments will be enabled during a read or write operation.
  • Segment 1 When Segment 1 is enabled, a selected one of signals S 1 and S 1 is active and the other segments select signals SN and SN are inactive.
  • Similar segment select transistors are located on the opposite side of each segment and are connected in parallel with the transistors located at the top of the array and are driven by the same select signal SN and SN. This parallel arrangement of segment select transistors at opposite sides of the bit lines tends to reduce the effect of bit line resistance by one-half. Operation of the AMG array can best be described by way of example.
  • Control circuitry (not depicted) will cause a positive voltage to be applied to bit line BL2 by way of a load circuitry (also not depicted). This voltage will thus be applied directly to the drain region of cell 10B.
  • the control circuitry will also ground bit line BLl.
  • the remaining bit lines BLN are also maintained at the same positive voltage as bit line BL2.
  • Segment select signal SI will be active (high) and SI, by definition will be inactive.
  • segment select transistor SS 1 will be rendered conductive and transistor SSI will remain off.
  • Conductive transistor SSI will connect the source region of cell 10B to grounded bit line BLl .
  • the control circuitry will connect a positive voltage to word line WL2.
  • bit line BL2 Current will flow from bit line BL2, through the cell, into bit line BLB, through transistor SSI to the grounded bit line BLl .
  • Sense circuitry will detected the resultant change in voltage at the load connected to bit line BL2 thereby sensing the state of cell 10B.
  • the deselected word lines of the array are all grounded so that the cells of the deselected rows will remain non-conductive irrespective of programmed state.
  • this cell will remain non-conductive since both the drain and source of the cell are at ground potential.
  • Cell IOC will remain non-conductive since conductive transistor SS2 will cause both the source and drain to be at the same positive voltage.
  • the deselected bit line BLN with the exception of line BLl, are at the same positive potential as bit line BL2 so that both the drain and source of the cell are at the same potential as are the other cells in the row to the right of cell 10D.
  • these deselected cells will remain non- conductive.
  • Programming of selected cell 10B is accomplished by bringing bit line BL2 to a positive voltage and grounding the remaining bit lines BLN through a high impedance load. A large positive voltage is applied to the selected word line WL2 and the deselected word lines are grounded. Again, select signal S 1 is made active and S 1 inactive so that line BLB connected to the source of cell 10B is at ground potential and the drain connected to bit line BL2 is at a positive potential. This combination of voltages will cause cell 10B to be programmed. The cells in the deselected rows will not be programmed since the deselected word lines are all grounded. With respect to cell 10A in the selected row, the source and drain will be at the same low potential so that programming will not take place.
  • Cell IOC will not be programmed because the drains and sources of the cells will be at the same high potential due to transistor SS2 being conductive.
  • Cell 10D will have its source at a high potential and its drain presented with a high impedance to ground so that it will also not become programmed.
  • bit lines BLN will have to switch between high and low level states.
  • bit lines have a relatively low resistance by virtue of the overlying metal bit track connected in parallel, the bit lines extend over the full length of the array, interconnecting each of the array segments, including the relatively high capacitance of each cell of the array connected to the bit lines. Since, as previously noted, the time required to carry out read operations is the limiting factor in the overall speed performance of this type of read mostly memory, it can be seen that the AMG array speed is reduced.
  • the AMG array is capable of achieving a high cell density but suffers from a speed disadvantage due to the bit line capacitance previously described.
  • a memory array which provides both the density of AMG arrays, but minimizes the speed shortcomings of such arrays would be highly desirable.
  • the subject invention achieves both of these goals.
  • Figure 1 is a diagram of a conventional memory array.
  • Figure 2 is a diagram of a portion of a conventional segmented memory array.
  • FIG. 3 is a diagram of a conventional alternate metal virtual ground (AMG) memory array.
  • Figure 4 is a diagram of a memory array in accordance with the present invention.
  • Figure 5 is a diagram of a portion of an alternative memory array in accordance with the present invention showing double polysilicon segment select transistors.
  • FIG. 6 is a simplified block diagram of a memory system which can be implemented in accordance with the present invention.
  • An EPROM memory system which includes an array of floating gate memory cells, select means and control means is disclosed.
  • the memory array includes a plurality of array segments, with each segment including alternating bit and source lines.
  • the bit and source lines are parallel lines implemented in the form of buried semiconductor lines, with the source line having an overlying metal line connected in parallel.
  • Each array segment further includes a multiplicity of rows, with each row including a word line and a first memory cell having a control gate connected to the word line.
  • the first cell further includes a drain connected to a first one of the bit lines, a source connected to a first one of the source lines adjacent the first bit line.
  • Each row further includes a second cell having a control gate also connected to the word line, a source connected to the first source line and a drain connected to a second bit line adjacent the first source line.
  • there may be a very large number of cells located in one row such as a thousand cells, together with associated source/bit lines.
  • the select means of the subject memory system is a means for selectively connecting a first node to one of the first and second bit lines.
  • the first node is electrically isolated from the first source line.
  • the select means is preferably implemented as a pair of transistors having a common terminal connected to the first node and respective remaining terminals connected to the first and second bit lines.
  • the control means of the subject memory system is a means for programming and reading selected cells of the memory array.
  • Read means is provided for reading a selected cell by applying a positive voltage, with respect to the array circuit common, to the first node and by causing the select means to connect the first node to the bit line connected to the drain of the selected cell.
  • bit line connected to the common drains of the memory cells permits the bit line connected to the common drains of the memory cells to be selectively isolated and accessed by the claimed select means.
  • bit line connected to the cell drains of a cell column it is not necessary for bit line connected to the cell drains of a cell column to extend across each segment of the array. Since it is the drain region of the cells which must be rapidly switched between voltage states during successive memory read operations, the inherently low capacitance of such isolatable bit lines permits fast successive read operations.
  • Figure 4 shows a memory array in accordance with the present invention.
  • the subject array is a segmented array containing segments 1 - N.
  • Each segment includes a total of 64 rows of memory cells 10 which can be of the same type of N channel cells utilized in conventional AMG arrays.
  • the cells 10 of the subject array are arranged in rows and columns, with each cell located in a particular row having its control gate connected to a common word line.
  • the cells in a row are arranged in pairs, with the N type drain regions of the cell pairs being formed in common.
  • the cell pair 10A and 1 OB share a common drain region as do cell pair 10E and 10F located in the adjacent row.
  • the N type drain regions of cells in a particular column are connected in common by a buried N type bit line, such as bit line BLB associated with cell pair 10A and 10B in one row and cell pair 10E and 10F in the adjacent row.
  • bit lines BLN are relatively short and extend only the length of one segment of the array.
  • cells 10B and I OC have common N type source regions as do cells 10F and 10G in the adjacent row.
  • the source regions of cells located in a particular column are connected to the source regions of cells in the same column by way of a buried N type diffusion which forms a common source line SLN associated with the column.
  • cells 10F and 10G have a common source region connected to the common source region of cells 10B and 10C by way of source line SL2.
  • Each segment N of the array includes a group of segment select transistors SSN and SSN.
  • the segment select transistors are arranged in pairs, with each pair having a common connection connected to a segment line AN.
  • select transistor pair SSI and SSI have a common connection to segment line Al .
  • the select transistor pairs are connected between adjacent bit lines BL.
  • transistor pair SS I and SSI are connected between bit lines BLA and BLB.
  • the segment select transistors SSN and SSN are controlled by complementary segment select signals SEGN and SEGN which are, in turn, generated in response to address decoding circuitry (not depicted).
  • Each segment of the array preferably includes a second set of segment select transistors SSN' and SSN' located at the opposite side of the segment from segment select transistors SSN and SSN.
  • the bottom set of select transistors are controlled by the same segment select signals SEGN and SEGN as the first set.
  • the bottom set of select transistors are arranged in pairs having a common connection to an associated segment line AN', each of which is connected to a contact 16.
  • transistors SSI' and SSI ' are connected to segment line AT.
  • each pair of the bottom set of select transistors is connected between adjacent bit lines.
  • the segment lines AN, AN' have overlying metal bit lines (not shown) connected between adjacent contacts 16 so that all of the segment lines associated with a single column of the array are electrically connected together.
  • the source lines SLN of an array segment are connected to the source line of each of the other segments of the array.
  • source line SL 1 of Segment 1 is connected to source line SL1 of Segment N.
  • Each source line SLN has an associated source control transistor SCN which is connected between the line and a contact 16N.
  • source line SL1 is terminated in source control transistor SCI.
  • the source control transistors are controlled by signals SN.
  • transistor SCI is controlled by signal S I .
  • a selected cell 10 is programmed by first deactivating all of the segment select signals SEGN in the segments in which the selected cell is not located. Thus, the segment select transistors SSN in these deselected segments will remain non-conductive. Next, the segment select transistor connected to the bit line associated with the cell to be programmed is turned on by the appropriate segment select signal SEGN. For example, assuming that cell 10B is to be programmed, signal SEG1 is made active and SEG1 inactive. This will cause transistor SS2 to become conductive and connect the drain of cell 10B to segment line A2.
  • control circuitry will connect a positive voltage to segment line A2.
  • a positive voltage will be applied to the drain of cell 10B by way of transistor SS2.
  • signal S2 will be rendered active so that source select transistor SC2 will be turned on.
  • Contact 16B is further grounded so that the source line SL2 connected to the source of cell 10B will be connected to ground. The remaining source select transistors remain turned off.
  • the selected word line WL1 is brought to a high voltage and the deselected word lines are grounded.
  • cell 10B will be programmed by hot electron injection. Programming current will flow from line A2, through transistor SS2, through the cell and to ground by way of transistor SC2.
  • the cells 10 in the deselected rows will not be programmed since the associated word lines are grounded.
  • Cell 10A will not be programmed since the associated source select transistor SCI will be turned off.
  • cell IOC will not be programmed since that cell does not have a high voltage applied to the drain because transistor SS2 will be turned off.
  • Read operations are carried out by applying a positive voltage to the segment line AN associated with the cell to be read. For example, if cell 1 OB is to be read, a positive voltage will be applied to line A2. In addition, signal SEG1 is made active so that the positive voltage will be applied to the drain of cell 10B. Contact 16B is grounded by the control circuitry. Further, the source of cell 1 OB is connected to ground by operation of signal S2 which renders transistor SC2 conductive. Finally, a positive voltage is applied to the selected word line WL1 and the deselected word lines are grounded.
  • the cells are erased in the conventional manner utilizing U.V. light. All voltages are turned off when U.V. erase is carried out.
  • the drain of cell 10B is connected to a positive voltage and the source is grounded. If the cell 10B is in an erased state, the positive voltage on the word line WL2 will be sufficiently to render the cell conductive. A sense amplifier (not depicted) connected to line A2 will detect the presence of current and will indicate the erased state of the cell 10B.
  • the selected bit lines BL are switched between ground and a positive voltage.
  • the length of the bit line is limited to the selected segment and does not extend the full length of the array as does the conventional AMG array, such as shown in Figure 3.
  • the speed of successive memory read operations is not inhibited by a long bit line connected to a large number of cell drains.
  • the source lines SLN of the subject array extend the full length of the array.
  • the large capacitance associated with the source lines does not increase the speed of memory operation.
  • the large capacitance of the source line actual functions to reduce noise on the line thereby increasing operation reliability.
  • the fact that the source lines are switched in successive memory program operations does not reduce the overall speed of memory operations since, as previously noted, EPROM devices are inherently orders of magnitude slower in program operations as compared to read operations and are, for that reason, used almost exclusively for read mostly applications.
  • the function of the drain and source regions of the cells are reversed.
  • the drain region of the subject N channel memory cells 10 is defined as that region of the cell connected to the most positive voltage during the cell read operations.
  • the source of the cell to be programmed is connected to a positive voltage and the drain is grounded.
  • line A2 is grounded and select transistor SS2 is rendered conductive by signal SEG1.
  • the source of the cell 10B is connected to a positive voltage by connected the voltage to contact 16B and turning on transistor SC2.
  • the select transistors SLN are preferably conventional single poly MOS transistors as shown in Figure 4 as are the source select transistors SCN. Double poly transistors, such as the transistors used in the memory cells 10, and which are erased to a low threshold voltage state, should not be used since the relatively large programming voltage applied to double poly select transistors will have a tendency to program the transistors to an undesired high threshold state. However, in the alternative programming method, the select transistors SSN are not required to conduct the large programming voltage. Thus, the select transistors SSN can be either single poly transistors as shown in Figure 4 or double poly transistors erased to a low threshold voltage state as shown in Figure 5. In the event double poly transistors select transistors SSN are used, the fabrication process can be simplified by locating the single poly source select transistors SCN outside the memory array. In that event, no single poly devices need be located inside the memory array.
  • FIG. 5 shows a simplified block diagram of the overall memory system.
  • the system includes a memory array 20 which includes the various array segments.
  • the circuitry for decoding addresses for memory read and program operations includes a Column Decoder 22.
  • Column decoder 22 comprises the segment select transistors SSN and the source control transistors SCN together with the appropriate voltages to be applied to the source and bit lines during program and read operations. The exact magnitude of these voltages is dependent upon the characteristics of the particular memory cell 10 being used and are equivalent to those used in a conventional AMG array.
  • the system also includes Row Decoders 24 for decoding addresses for memory read and program operations together with the appropriate voltages to be applied to the word lines during read and program operations. Again, the voltage magnitudes are dependent on the characteristics of the particular cell 10 being used. Both the Row and Column Decoders 22, 24 are controlled by a Control Circuit block 26 which generates the appropriate control signals SEGN, SEGN, SN and related signals for carrying out both read and program operations.
  • a Control Circuit block 26 which generates the appropriate control signals SEGN, SEGN, SN and related signals for carrying out both read and program operations.
  • One further advantage of the disclosed memory array is that it much of the technology associated with conventional AMG arrays, such as the memory cell 10 structure, can be used. Also, since the disclosed alternating metal bit line architecture is very similar to that of conventional AMG arrays, essentially the same layout can be used. For this reason, it is unnecessary to include a description of the actual physical layout of the disclosed architecture or the peripheral control circuitry for generating and applying the appropriate voltages for programming and reading the cells in order to practice the subject invention. These details are well known to those skilled in the art and familiar with conventional AMG devices. In addition, details of the fabrication of the subject memory array will not be disclosed since the fabrication process for implementing the subject invention is conventional and forms no part of the subject invention.

Abstract

An EPROM memory array and method of controlling the array. The array is divided into array segments, with each segment having alternating bit and source lines. Each segment includes several rows of cells, with each cell in the row having a control gate connected to the word line, a drain connected to one of the bit lines and a source connected to the source line adjacent the bit line. Pairs of cells in a row will have common sources connected to one of the source lines and respective drains connected to the two bit lines adjacent the source line. A selected cell is read utilizing a pair of segment select transistors which selectively connect a positive voltage to the bit line connected to the drain of the selected cell, with the source of the cell being grounded. The bit lines connected to the drains are thus selectively accessible and isolatable so that they need extend over only a single segment of the array. This results in a low capacitance bit line which can be rapidly switched between states during successive read operations thereby greatly increasing the speed of memory read operations.

Description

EPROM ARRAY SEGMENTED
FOR HIGH PERFORMANCE
AND METHOD FOR CONTROLLING SAME
BACKGROUND OF THE INVENTION
1. Field of the Invention
The present invention relates generally to non-volatile memories and in particular to an erasable programmable read only memory or EPROM having a segmented array of memory cells so as to provide high performance and a method for controlling the memory.
2. Background Art
There has been a tendency to reduce the size of EPROMs so as to increase data storage capacity and to increase the speed of operation. Referring to the drawings, Figure 1 shows a conventional EPROM memory array with control circuitry removed. The array, which has a capacity of 1 Megabit, is comprised of N channel cells 10 of the floating gate variety, with each cell including a drain, a source, a channel region intermediate the drain and source and a polysilicon floating gate overlying the channel region and insulated from the region. A polysilicon control gate overlies the floating gate and is insulated from the floating gate. For purposes of definition, the drain region of the disclosed N channel cells 10 is the most positive of the drain/source regions when the cell is being read.
The floating gate cells 10 are arranged in 1024 rows and 1024 columns to form a 1 megabit array. In the exemplary array, all of the cells 10 have their source regions connected to circuit common. All of the cells 10 located in a particular column have their drain regions connected to a common bit line BL 1 - BL1024. The bit lines may be implemented by way of a metal bit line or by way of a buried doped semiconductor line. All of the cells 10 located in a particular row have their control gates connected to a common word line WL 1 - WL1024. The word lines are typically implemented by way of a doped polysilicon lines.
Programming of the individual cells is accomplished by applying a relatively high positive voltage to the bit line associated with the cell 10 to be programmed. In addition, a positive voltage is applied to the word line associated with the cell to be programmed. The resultant electric field causes electrons to travel from the grounded source region to the positive drain region. Some of these accelerated electrons will acquire sufficient energy to pass through the insulating oxide intermediate the channel and the floating gate and be deposited on the floating gate. This mechanism, sometimes called hot electron injection, places a negative charge on the floating gate which will increase the threshold voltage of the cell above that when the cell in the erased state.
Reading of the individual cells is accomplished by applying a small positive voltage to the bit line associated with the cell to be read. In addition, a positive voltage is applied to the word line associated with the cell. In the event the cell being read is in an erased state, the positive voltage applied to the word line will be in excess of the erased threshold voltage of the cell so that the cell will be rendered conductive. Current will flow from the bit line and through the cell to the circuit common. A sense amplifier connected to the bit line (not depicted) will detect the current flow thereby indicating the erased state of the cell being read. In the event the cell had been previously programmed, no current will flow, thereby indicating the programmed state of the cell being read.
The cells 10 are erased by subjecting the cells to ultraviolet light. Typically, the integrated circuit package containing the array is provided with a window through which the light may pass. The light will cause any charge present on the floating gate to be removed. No voltages are applied during U.V. erase.
Memory program and memory erase operations require at least an order of magnitude more time that do memory read operations. For this reason alone, EPROM devices are primarily intended to function as read mostly devices. That is, once the device has been programmed, it is anticipated that almost all of the subsequent operations will be read operations. Thus, the speed of memory read operations essentially determines the overall speed of the EPROM for all practical purposes.
One of the primary limitations on reading speed is the inherent capacitance associated with the memory bit lines. Some of this capacitance is attributable to the capacitive coupling between the associated bit line and the surrounding structure, with the remainder of the capacitance being attributable to the capacitance of the drain region of all of the cells connected to the bit line. This capacitance is particularly large in the exemplary Figure 1 array in that the bit line extends the full length of the array and is connected to each of the 1024 cells located in the associated array column.
The delays associated with the capacitance are exacerbated when the bit lines have a significant resistance. The resultant large RC time constant significantly impedes the speed of memory read operations, particularly when the bit line is implemented in the form of a doped semiconductor line, either diffused or ion implanted, rather than a metal line.
One approach to overcoming such speed limitation is to use memory cells that produce large currents when read. These large currents decrease the time necessary to charge and discharge the bit lines. However, large cell currents inherently require large geometry cells. Large geometry cells obviously result in a decrease in the number of cells which can be implemented in an integrated memory device and further result in the undesirable parasitic capacitance previously discussed.
The effects of bit line capacitance can be reduced by segmenting the bit line. By way of example, Figure 2 shows part of a prior art memory cell array utilizing a segmenting technique. Only part of a single array column is depicted, namely, a column associated with a bit line BLl . The array includes a Segment 1 comprising rows 1 - 32 of cells 10 and a Segment 2 comprising rows 33 - 64 of the cells. Other segments can be added as required and the size of the segments can be increased to include 64, 128, etc. rows in each segment. Further, the number of columns present in each segment can be increased.
Each segment is connected to the associated bit line BL 1 by a segment select transistor, with Segment 1 being connected by way of transistor 12 and Segment 2 connected by way of transistor 14. Depending upon the read address, only one of the segments is selected at one time by way of appropriate segment select transistors SSI , SS2, etc.
Thus, the total capacitance associated with the bit lines is substantially reduced. By way of example, if Segment 1 is selected, select transistor 12 is made active with the remaining select transistors being maintained off. Thus, only the capacitance associated with the drains of cells 1 - 32 must be charged and discharged during the read operation. Bit line BLl still extends the full length of the array, but the capacitance attributable to the bit line alone is significantly smaller than that associated with the drain regions of the cells 10 of the non-selected segments. There has also been a tendency in the prior art to reduce the area required of a memory array by alternating metal bit lines and diffused semiconductor bit lines. Since metal bit lines require much more area to implement than do semiconductor bit lines, the use of alternating metal and semiconductor lines reduces the area of each cell significantly. Such arrays are sometimes referred to as alternate metal virtual ground or AMG arrays.
Figure 3 shows an exemplary prior art AMG array of memory cells 10. The array includes multiple segments including a Segment 1 comprising rows 1 - 64 and columns of cells 1 - 6. An actual array would include many more columns. The next segment is Segment 2 and includes rows 65 - 128, with only one row being depicted. Typically, there would be additional segments in the AMG array.
The cells in a row are arranged in pairs, with each pair sharing a common source region. By way of example, adjacent cells 10A and 10B located in the row associated with word line WL2 include a common N type source region. Cell pair 10E and 10F located in the row associated with word line WL3 also share a common N type source region diffusion which is connected by a buried N type semiconductor bit line BLB to the common source region diffusion of cells 10A and 10B. Similarly, cells 10B and IOC in adjacent cell pairs have a common N type drain region diffusion which is connected by a buried N type semiconductor bit line BL2 to the common drain region of cells 1 OF and 10G.
Alternate bit lines, including line BL 1 , BL2 and BL3 are each connected in parallel with an overlying metal track (not shown). The metal tracks are connected to the buried bit lines by way of contacts 16 located at the top and bottom of each segment.
Each segment of the conventional AMG array has an associated set of segment select transistors SSN which are controlled by complementary segment select signals SN and SN. The segment select signals are controlled by address decoding circuitry so that only one of the array segments will be enabled during a read or write operation. When Segment 1 is enabled, a selected one of signals S 1 and S 1 is active and the other segments select signals SN and SN are inactive. Similar segment select transistors are located on the opposite side of each segment and are connected in parallel with the transistors located at the top of the array and are driven by the same select signal SN and SN. This parallel arrangement of segment select transistors at opposite sides of the bit lines tends to reduce the effect of bit line resistance by one-half. Operation of the AMG array can best be described by way of example. Assume that cell 10B is to be read. Control circuitry (not depicted) will cause a positive voltage to be applied to bit line BL2 by way of a load circuitry (also not depicted). This voltage will thus be applied directly to the drain region of cell 10B. The control circuitry will also ground bit line BLl. The remaining bit lines BLN are also maintained at the same positive voltage as bit line BL2. Segment select signal SI will be active (high) and SI, by definition will be inactive. Thus, segment select transistor SS 1 will be rendered conductive and transistor SSI will remain off. Conductive transistor SSI will connect the source region of cell 10B to grounded bit line BLl . In addition, the control circuitry will connect a positive voltage to word line WL2.
Assuming that cell 10B is in an erased state, the above conditions will render cell 10B conductive. Current will flow from bit line BL2, through the cell, into bit line BLB, through transistor SSI to the grounded bit line BLl . Sense circuitry will detected the resultant change in voltage at the load connected to bit line BL2 thereby sensing the state of cell 10B.
The deselected word lines of the array are all grounded so that the cells of the deselected rows will remain non-conductive irrespective of programmed state. With respect to cell 10A in the selected row, this cell will remain non-conductive since both the drain and source of the cell are at ground potential. This is also true of the cells in the selected row to the left of selected cell 10A. Cell IOC will remain non-conductive since conductive transistor SS2 will cause both the source and drain to be at the same positive voltage. With respect to cell 10D, as previously noted, the deselected bit line BLN, with the exception of line BLl, are at the same positive potential as bit line BL2 so that both the drain and source of the cell are at the same potential as are the other cells in the row to the right of cell 10D. Thus, these deselected cells will remain non- conductive.
Programming of selected cell 10B is accomplished by bringing bit line BL2 to a positive voltage and grounding the remaining bit lines BLN through a high impedance load. A large positive voltage is applied to the selected word line WL2 and the deselected word lines are grounded. Again, select signal S 1 is made active and S 1 inactive so that line BLB connected to the source of cell 10B is at ground potential and the drain connected to bit line BL2 is at a positive potential. This combination of voltages will cause cell 10B to be programmed. The cells in the deselected rows will not be programmed since the deselected word lines are all grounded. With respect to cell 10A in the selected row, the source and drain will be at the same low potential so that programming will not take place. Cell IOC will not be programmed because the drains and sources of the cells will be at the same high potential due to transistor SS2 being conductive. Cell 10D will have its source at a high potential and its drain presented with a high impedance to ground so that it will also not become programmed.
It can be seen that when successive memory cell reads take place, it is likely that one or more of the bit lines BLN will have to switch between high and low level states. Although the bit lines have a relatively low resistance by virtue of the overlying metal bit track connected in parallel, the bit lines extend over the full length of the array, interconnecting each of the array segments, including the relatively high capacitance of each cell of the array connected to the bit lines. Since, as previously noted, the time required to carry out read operations is the limiting factor in the overall speed performance of this type of read mostly memory, it can be seen that the AMG array speed is reduced.
The AMG array is capable of achieving a high cell density but suffers from a speed disadvantage due to the bit line capacitance previously described. A memory array which provides both the density of AMG arrays, but minimizes the speed shortcomings of such arrays would be highly desirable. The subject invention achieves both of these goals. These advantages of the subject invention and other advantages will be apparent to those skilled in the art upon a reading of the following Detailed Description of the Invention together with the drawings.
Brief Description of the Drawings
Figure 1 is a diagram of a conventional memory array.
Figure 2 is a diagram of a portion of a conventional segmented memory array.
Figure 3 is a diagram of a conventional alternate metal virtual ground (AMG) memory array.
Figure 4 is a diagram of a memory array in accordance with the present invention.
Figure 5 is a diagram of a portion of an alternative memory array in accordance with the present invention showing double polysilicon segment select transistors.
Figure 6 is a simplified block diagram of a memory system which can be implemented in accordance with the present invention.
Summary of the Invention
An EPROM memory system which includes an array of floating gate memory cells, select means and control means is disclosed. The memory array includes a plurality of array segments, with each segment including alternating bit and source lines. Preferably, the bit and source lines are parallel lines implemented in the form of buried semiconductor lines, with the source line having an overlying metal line connected in parallel.
Each array segment further includes a multiplicity of rows, with each row including a word line and a first memory cell having a control gate connected to the word line. The first cell further includes a drain connected to a first one of the bit lines, a source connected to a first one of the source lines adjacent the first bit line. Each row further includes a second cell having a control gate also connected to the word line, a source connected to the first source line and a drain connected to a second bit line adjacent the first source line. In a typical application, there may be a very large number of cells located in one row, such as a thousand cells, together with associated source/bit lines.
The select means of the subject memory system is a means for selectively connecting a first node to one of the first and second bit lines. The first node is electrically isolated from the first source line. The select means is preferably implemented as a pair of transistors having a common terminal connected to the first node and respective remaining terminals connected to the first and second bit lines.
The control means of the subject memory system is a means for programming and reading selected cells of the memory array. Read means is provided for reading a selected cell by applying a positive voltage, with respect to the array circuit common, to the first node and by causing the select means to connect the first node to the bit line connected to the drain of the selected cell.
The above-described memory system permits the bit line connected to the common drains of the memory cells to be selectively isolated and accessed by the claimed select means. Thus, it is not necessary for bit line connected to the cell drains of a cell column to extend across each segment of the array. Since it is the drain region of the cells which must be rapidly switched between voltage states during successive memory read operations, the inherently low capacitance of such isolatable bit lines permits fast successive read operations. Detailed Description of the Invention.
Referring again to the drawings, Figure 4 shows a memory array in accordance with the present invention. The subject array is a segmented array containing segments 1 - N. Each segment includes a total of 64 rows of memory cells 10 which can be of the same type of N channel cells utilized in conventional AMG arrays.
The cells 10 of the subject array are arranged in rows and columns, with each cell located in a particular row having its control gate connected to a common word line. The cells in a row are arranged in pairs, with the N type drain regions of the cell pairs being formed in common. For example, the cell pair 10A and 1 OB share a common drain region as do cell pair 10E and 10F located in the adjacent row. The N type drain regions of cells in a particular column are connected in common by a buried N type bit line, such as bit line BLB associated with cell pair 10A and 10B in one row and cell pair 10E and 10F in the adjacent row. Note that the bit lines BLN are relatively short and extend only the length of one segment of the array.
The cells of adjacent cell pairs have commonly formed source regions. By way of example, cells 10B and I OC have common N type source regions as do cells 10F and 10G in the adjacent row. The source regions of cells located in a particular column are connected to the source regions of cells in the same column by way of a buried N type diffusion which forms a common source line SLN associated with the column. By way of example, cells 10F and 10G have a common source region connected to the common source region of cells 10B and 10C by way of source line SL2.
Each segment N of the array includes a group of segment select transistors SSN and SSN. The segment select transistors are arranged in pairs, with each pair having a common connection connected to a segment line AN. By way of example, select transistor pair SSI and SSI have a common connection to segment line Al . The select transistor pairs are connected between adjacent bit lines BL. By way of further example, transistor pair SS I and SSI are connected between bit lines BLA and BLB. The segment select transistors SSN and SSN are controlled by complementary segment select signals SEGN and SEGN which are, in turn, generated in response to address decoding circuitry (not depicted).
Each segment of the array preferably includes a second set of segment select transistors SSN' and SSN' located at the opposite side of the segment from segment select transistors SSN and SSN. The bottom set of select transistors are controlled by the same segment select signals SEGN and SEGN as the first set. The bottom set of select transistors are arranged in pairs having a common connection to an associated segment line AN', each of which is connected to a contact 16. For example, transistors SSI' and SSI ' are connected to segment line AT. In addition, each pair of the bottom set of select transistors is connected between adjacent bit lines. The segment lines AN, AN' have overlying metal bit lines (not shown) connected between adjacent contacts 16 so that all of the segment lines associated with a single column of the array are electrically connected together.
The source lines SLN of an array segment are connected to the source line of each of the other segments of the array. By way of example, source line SL 1 of Segment 1 is connected to source line SL1 of Segment N. There is a contact 16 to each source line for each segment of the array which contacts an overlying metal track (not depicted) connected in parallel with the buried source line.
Each source line SLN has an associated source control transistor SCN which is connected between the line and a contact 16N. By way of example, source line SL1 is terminated in source control transistor SCI. The source control transistors are controlled by signals SN. For example, transistor SCI is controlled by signal S I .
In operation, a selected cell 10 is programmed by first deactivating all of the segment select signals SEGN in the segments in which the selected cell is not located. Thus, the segment select transistors SSN in these deselected segments will remain non-conductive. Next, the segment select transistor connected to the bit line associated with the cell to be programmed is turned on by the appropriate segment select signal SEGN. For example, assuming that cell 10B is to be programmed, signal SEG1 is made active and SEG1 inactive. This will cause transistor SS2 to become conductive and connect the drain of cell 10B to segment line A2.
In addition, in order to program cell 10B, control circuitry will connect a positive voltage to segment line A2. Thus, a positive voltage will be applied to the drain of cell 10B by way of transistor SS2. Further, signal S2 will be rendered active so that source select transistor SC2 will be turned on. Contact 16B is further grounded so that the source line SL2 connected to the source of cell 10B will be connected to ground. The remaining source select transistors remain turned off. The selected word line WL1 is brought to a high voltage and the deselected word lines are grounded. Under the foregoing conditions, cell 10B will be programmed by hot electron injection. Programming current will flow from line A2, through transistor SS2, through the cell and to ground by way of transistor SC2.
The cells 10 in the deselected rows will not be programmed since the associated word lines are grounded. Cell 10A will not be programmed since the associated source select transistor SCI will be turned off. Further, cell IOC will not be programmed since that cell does not have a high voltage applied to the drain because transistor SS2 will be turned off.
Read operations are carried out by applying a positive voltage to the segment line AN associated with the cell to be read. For example, if cell 1 OB is to be read, a positive voltage will be applied to line A2. In addition, signal SEG1 is made active so that the positive voltage will be applied to the drain of cell 10B. Contact 16B is grounded by the control circuitry. Further, the source of cell 1 OB is connected to ground by operation of signal S2 which renders transistor SC2 conductive. Finally, a positive voltage is applied to the selected word line WL1 and the deselected word lines are grounded.
The cells are erased in the conventional manner utilizing U.V. light. All voltages are turned off when U.V. erase is carried out.
Under the foregoing conditions, the drain of cell 10B is connected to a positive voltage and the source is grounded. If the cell 10B is in an erased state, the positive voltage on the word line WL2 will be sufficiently to render the cell conductive. A sense amplifier (not depicted) connected to line A2 will detect the presence of current and will indicate the erased state of the cell 10B.
It is important to note that when the successive memory read operations take place, the selected bit lines BL are switched between ground and a positive voltage. However, the length of the bit line is limited to the selected segment and does not extend the full length of the array as does the conventional AMG array, such as shown in Figure 3. Thus, the speed of successive memory read operations is not inhibited by a long bit line connected to a large number of cell drains. Note that the source lines SLN of the subject array extend the full length of the array. However, since these lines remain at ground potential during successive read operations, the large capacitance associated with the source lines does not increase the speed of memory operation. On the contrary, the large capacitance of the source line actual functions to reduce noise on the line thereby increasing operation reliability. The fact that the source lines are switched in successive memory program operations does not reduce the overall speed of memory operations since, as previously noted, EPROM devices are inherently orders of magnitude slower in program operations as compared to read operations and are, for that reason, used almost exclusively for read mostly applications.
As an alternative method of programming, the function of the drain and source regions of the cells are reversed. For purposes of consistency, and as previously explained, the drain region of the subject N channel memory cells 10 is defined as that region of the cell connected to the most positive voltage during the cell read operations. Thus, using the alternative programming method, the source of the cell to be programmed is connected to a positive voltage and the drain is grounded. For example, if cell 10B is being programmed, line A2 is grounded and select transistor SS2 is rendered conductive by signal SEG1. Further, the source of the cell 10B is connected to a positive voltage by connected the voltage to contact 16B and turning on transistor SC2.
If the first described programming method is used, the select transistors SLN are preferably conventional single poly MOS transistors as shown in Figure 4 as are the source select transistors SCN. Double poly transistors, such as the transistors used in the memory cells 10, and which are erased to a low threshold voltage state, should not be used since the relatively large programming voltage applied to double poly select transistors will have a tendency to program the transistors to an undesired high threshold state. However, in the alternative programming method, the select transistors SSN are not required to conduct the large programming voltage. Thus, the select transistors SSN can be either single poly transistors as shown in Figure 4 or double poly transistors erased to a low threshold voltage state as shown in Figure 5. In the event double poly transistors select transistors SSN are used, the fabrication process can be simplified by locating the single poly source select transistors SCN outside the memory array. In that event, no single poly devices need be located inside the memory array.
Figure 5 shows a simplified block diagram of the overall memory system. The system includes a memory array 20 which includes the various array segments. The circuitry for decoding addresses for memory read and program operations includes a Column Decoder 22. Column decoder 22 comprises the segment select transistors SSN and the source control transistors SCN together with the appropriate voltages to be applied to the source and bit lines during program and read operations. The exact magnitude of these voltages is dependent upon the characteristics of the particular memory cell 10 being used and are equivalent to those used in a conventional AMG array.
The system also includes Row Decoders 24 for decoding addresses for memory read and program operations together with the appropriate voltages to be applied to the word lines during read and program operations. Again, the voltage magnitudes are dependent on the characteristics of the particular cell 10 being used. Both the Row and Column Decoders 22, 24 are controlled by a Control Circuit block 26 which generates the appropriate control signals SEGN, SEGN, SN and related signals for carrying out both read and program operations. The particular implementation of the Column and Row Decoders and the Control circuit is readily apparent to those skilled in the art and forms no part of the present invention. Accordingly, details of such implementation will not be disclosed so as to avoid obscuring the true nature of the present invention in unnecessary detail.
One further advantage of the disclosed memory array is that it much of the technology associated with conventional AMG arrays, such as the memory cell 10 structure, can be used. Also, since the disclosed alternating metal bit line architecture is very similar to that of conventional AMG arrays, essentially the same layout can be used. For this reason, it is unnecessary to include a description of the actual physical layout of the disclosed architecture or the peripheral control circuitry for generating and applying the appropriate voltages for programming and reading the cells in order to practice the subject invention. These details are well known to those skilled in the art and familiar with conventional AMG devices. In addition, details of the fabrication of the subject memory array will not be disclosed since the fabrication process for implementing the subject invention is conventional and forms no part of the subject invention.
Thus, a novel EPROM array has been disclosed. Although a preferred embodiment has been described in some detail, it is to be understood that certain changes can be made by those skilled in the art without departing from the spirit and scope of the invention as defined by the appended claims.

Claims

In the Claims
1. An EPROM memory system comprising:
a group of memory cells, each of the cells including a source, a drain, a channel disposed intermediate the source and drain, a floating gate disposed over and insulated from the channel and a control gate disposed over and insulated from the floating gate, with the array comprising at least two array segments, each array segments having a multiplicity of rows and columns of memory cells, with the cells in one of the rows each having its control gate connected to a common word line and arranged in cell pairs, with the cells in one of the pairs having their sources connected to a common source line and their drain connected to separate bit lines, and with the cells in one of the columns having a common source lines and bit lines;
a group of select transistors associated with each of the array segments, each of the select transistors including first and second terminals and a gate, with the select transistors of one of the select transistor groups arranged in pairs, with each pair associated with a pair of memory cell columns and including common first terminals and respective second terminals connected to adjacent bit lines, respectively, with the common first terminals being electrically isolated from the source line which is disposed intermediate the adjacent bit lines; and
control means for programming and reading selected cells of the memory array, including read means for reading a selected cell by application of a voltage to the drain of the selected cell, the voltage being positive with respect to the source of the selected cell, utilizing the select transistor connected to the bit line associated with the selected cell.
2. The memory system of Claim 1 wherein each of the pairs of the select transistors includes a first and second select transistors and wherein the gate of the first select transistor of each pair is connected to a common first select line and the gate of the second select transistors is connected to a common second select line separate from the first select line.
3. The memory system of Claim 2 wherein the read means produces a first select signal and a second select signal, which is the complement of the first select signal with the first select signal being applied to the first select line and the second select signal being applied to the second select line associated with the array segment in which the cell to be read is located.
4. The memory system of Claim 3 wherein the bit lines of one array segment are electrically isolated from the bit lines of the other array segments.
5. The memory system of Claim 4 wherein the source lines of one array segment associated with a particular pair of columns are connected to the source lines of the other array segments associated with the same particular pair of columns.
6. The memory system of Claim 5 wherein the source line comprise a buried semiconductor line which extends across all of the segments of the array.
7. The memory system of Claim 6 wherein a metal source line is connected in parallel with the buried source line.
8. The memory system of Claim 7 wherein the bit lines each comprise a buried semiconductor line.
9. The memory system of Claim 5 wherein the read means includes means for grounding the source line, with respect to an array circuit common, connected to the selected cell.
10. The memory system of Claim 9 wherein the read means functions to apply the positive voltage to the drain of the selected cell by applying a positive voltage to the first terminal of the utilized select transistor and causing the utilized select transistor to become conductive.
1 1. The memory system of Claim 10 wherein the control means further includes a separate source transistor connected to the source line of the array so that the source line has a state which can be selectively controlled utilizing the source transistor.
12. The memory system of Claim 1 1 wherein the read means functions to cause the source line associated with the selected cell to be grounded with respect to the circuit common.
13. The memory system of Claim 12 wherein the program means functions to apply a positive voltage to the source line associated with a selected cell to be programmed with respect to the drain of the selected cell to be programmed.
14. The memory system of Claim 13 wherein the program means functions to apply the positive voltage by way of the source line transistor connected to the selected cell to be programmed.
15. The memory system of Claim 12 wherein the program means functions to apply a positive voltage to the bit line associated with a selected cell to be programmed.
16. The memory system of Claim 15 wherein the program means further functions to cause the source line of the selected cell to be programmed to be grounded with respect to the array circuit common.
17. An EPROM memory system comprising: a memory array comprising a plurality of array segments, with each of the segments including alternating bit and source lines and a multiplicity of rows of floating gate memory cells, with each row including a word line, a first cell having a control gate connected to the word line, a drain connected to a first one of the bit lines, a source connected to a source line adjacent the first bit line, a second cell having a control gate connected to the word line, a source connected to the source line and a drain connected to a second bit line adjacent the first source line; and
select means for connecting a first node to a selected one of said first and second bit lines, with the first node being electrically isolated from the source line; and
control means for programming and reading selected cells of the memory array, including read means for reading a selected cell by applying a positive voltage, with respect to an array circuit common, to the first node and by causing said select means to connect the first node to the bit line connected to the drain of the selected cell.
18. The memory system of Claim 17 further including a third bit line and a second source line intermediate the third bit line and the second bit line and third and fourth memory cells, with the third cell having a control gate connected to the word line of the row in which the first and second cells are located, a drain connected to the second bit line, a source connected to the second source line and with the fourth cell having a control gate connected to the word line of the row in which the first and second cells are located, a source connected to the second source line and a drain connected to the third bit line.
19. The memory system of Claim 18 wherein the bit lines of one array segment are electrically isolated from the bit lines of the remaining segments.
20. The memory system of Claim 19 wherein the source lines of each of the segments of the array, associated with a particular one of the array columns, are connected in common.
21. The memory system of Claim 20 wherein the bit lines are buried semiconductor bit lines.
22. An EPROM memory system comprising: a memory array comprising a plurality of array segments, with each of the segments including alternating bit and source lines and a multiplicity of rows of floating gate memory cells, with each row including a word line, a first cell having a control gate connected to the word line, a drain connected to a first one of the bit lines, a source connected to a source line adjacent the first bit line, a second cell having a control gate connected to the word line, a source connected to the source line and a drain connected to a second bit line adjacent the first source line; and
select means for connecting a first node to a selected one of said first and second bit lines;
source line control means for controlling the state of the source line independent of the select means; and
control means for programming and reading selected cells of the memory array, including read means for reading a selected cell by applying a positive voltage, with respect to an array circuit common, to the first node and by causing said select means to connect the first node to the bit line connected to the drain of the selected cell.
23. The memory system of Claim 22 wherein the select means includes a first and second transistors, each having first and second terminals and a gate, with the first transistor having its first terminal connected to the first node and its second terminal connected to the first bit line and the second transistor having its first terminal connected to the first node and its second terminal connected to the second bit line.
24. The memory system of Claim 23 wherein the source line control means includes a third transistor having a first and second terminals and a gate, with the first terminal being connected to the source line.
25. The method of controlling a memory array which includes a plurality of array segments, with each of the segments including alternating bit and source lines and a multiplicity of rows of floating gate memory cells, with each row including a word line, a first cell having a control gate connected to the word line, a drain connected to a first one of the bit lines, a source connected to a source line adjacent the first bit line, a second cell having a control gate connected to the word line, a source connected to the source line and a drain connected to a second bit line adjacent the first source line, with the first and second bit lines of one segment being electrically isolated from the first and second bit lines of the other segments and the source lines of all of segments being connected in common, the method comprising the following steps: programming a selected one of the cells, including the step of applying a positive voltage, with respect to a circuit common, to the word line of the row in which the selected cell is located; and
reading a selected one of the cells, including the steps of applying a voltage to the bit line connected to the drain of the selected cell and applying a voltage to the word line connected to the control gate of the selected cell, with the applied voltages being positive with respect to the source of the selected cell.
PCT/US1995/012114 1994-09-16 1995-09-14 Eprom array segmented for high performance and method for controlling same WO1996008824A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
EP95935061A EP0733260A1 (en) 1994-09-16 1995-09-14 Eprom array segmented for high performance and method for controlling same

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/307,340 1994-09-16
US08/307,340 US5583808A (en) 1994-09-16 1994-09-16 EPROM array segmented for high performance and method for controlling same

Publications (1)

Publication Number Publication Date
WO1996008824A1 true WO1996008824A1 (en) 1996-03-21

Family

ID=23189305

Family Applications (1)

Application Number Title Priority Date Filing Date
PCT/US1995/012114 WO1996008824A1 (en) 1994-09-16 1995-09-14 Eprom array segmented for high performance and method for controlling same

Country Status (3)

Country Link
US (1) US5583808A (en)
EP (1) EP0733260A1 (en)
WO (1) WO1996008824A1 (en)

Cited By (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0851426A2 (en) * 1996-12-27 1998-07-01 STMicroelectronics S.r.l. Memory block for realizing semiconductor memory devices and corresponding manufacturing process
EP1089340A3 (en) * 1999-09-30 2001-08-22 Micronas GmbH EPROM structure for semiconductor memory
JP2021044566A (en) * 2015-09-30 2021-03-18 サンライズ メモリー コーポレイション Multi-gate nor flash thin-film transistor string arranged in stacked horizontal active strip with vertical control gate

Families Citing this family (125)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP2836570B2 (en) * 1996-03-28 1998-12-14 日本電気株式会社 Semiconductor storage device
JP2882370B2 (en) * 1996-06-28 1999-04-12 日本電気株式会社 Semiconductor storage device
FR2756658B1 (en) * 1996-11-29 1999-01-22 Sgs Thomson Microelectronics NON-VOLATILE ELECTRONIC MEMORY AND ITS MANAGEMENT METHOD
JP3481817B2 (en) * 1997-04-07 2003-12-22 株式会社東芝 Semiconductor storage device
IL125604A (en) 1997-07-30 2004-03-28 Saifun Semiconductors Ltd Non-volatile electrically erasable and programmble semiconductor memory cell utilizing asymmetrical charge
JP3011152B2 (en) * 1997-10-01 2000-02-21 日本電気株式会社 Semiconductor storage device manufacturing method and semiconductor storage device
US6430077B1 (en) 1997-12-12 2002-08-06 Saifun Semiconductors Ltd. Method for regulating read voltage level at the drain of a cell in a symmetric array
US6633499B1 (en) 1997-12-12 2003-10-14 Saifun Semiconductors Ltd. Method for reducing voltage drops in symmetric array architectures
US5963465A (en) * 1997-12-12 1999-10-05 Saifun Semiconductors, Ltd. Symmetric segmented memory array architecture
US6633496B2 (en) 1997-12-12 2003-10-14 Saifun Semiconductors Ltd. Symmetric architecture for memory cells having widely spread metal bit lines
JP3225916B2 (en) * 1998-03-16 2001-11-05 日本電気株式会社 Nonvolatile semiconductor memory device and method of manufacturing the same
JP3582773B2 (en) * 1999-03-30 2004-10-27 シャープ株式会社 Semiconductor storage device
US6928001B2 (en) 2000-12-07 2005-08-09 Saifun Semiconductors Ltd. Programming and erasing methods for a non-volatile memory cell
US6396741B1 (en) 2000-05-04 2002-05-28 Saifun Semiconductors Ltd. Programming of nonvolatile memory cells
US6614692B2 (en) 2001-01-18 2003-09-02 Saifun Semiconductors Ltd. EEPROM array and method for operation thereof
US6584017B2 (en) 2001-04-05 2003-06-24 Saifun Semiconductors Ltd. Method for programming a reference cell
US6677805B2 (en) 2001-04-05 2004-01-13 Saifun Semiconductors Ltd. Charge pump stage with body effect minimization
US6636440B2 (en) 2001-04-25 2003-10-21 Saifun Semiconductors Ltd. Method for operation of an EEPROM array, including refresh thereof
US6480422B1 (en) 2001-06-14 2002-11-12 Multi Level Memory Technology Contactless flash memory with shared buried diffusion bit line architecture
US6643181B2 (en) 2001-10-24 2003-11-04 Saifun Semiconductors Ltd. Method for erasing a memory cell
US6791396B2 (en) 2001-10-24 2004-09-14 Saifun Semiconductors Ltd. Stack element circuit
US6885585B2 (en) 2001-12-20 2005-04-26 Saifun Semiconductors Ltd. NROM NOR array
US6975536B2 (en) * 2002-01-31 2005-12-13 Saifun Semiconductors Ltd. Mass storage array and methods for operation thereof
US6914820B1 (en) 2002-05-06 2005-07-05 Multi Level Memory Technology Erasing storage nodes in a bi-directional nonvolatile memory cell
US7221591B1 (en) 2002-05-06 2007-05-22 Samsung Electronics Co., Ltd. Fabricating bi-directional nonvolatile memory cells
US6747896B2 (en) 2002-05-06 2004-06-08 Multi Level Memory Technology Bi-directional floating gate nonvolatile memory
US6917544B2 (en) 2002-07-10 2005-07-12 Saifun Semiconductors Ltd. Multiple use memory chip
US6826107B2 (en) 2002-08-01 2004-11-30 Saifun Semiconductors Ltd. High voltage insertion in flash memory cards
US7136304B2 (en) 2002-10-29 2006-11-14 Saifun Semiconductor Ltd Method, system and circuit for programming a non-volatile memory array
US6992932B2 (en) 2002-10-29 2006-01-31 Saifun Semiconductors Ltd Method circuit and system for read error detection in a non-volatile memory array
US6963505B2 (en) * 2002-10-29 2005-11-08 Aifun Semiconductors Ltd. Method circuit and system for determining a reference voltage
US7106358B2 (en) * 2002-12-30 2006-09-12 Motorola, Inc. Method, system and apparatus for telepresence communications
US6967896B2 (en) 2003-01-30 2005-11-22 Saifun Semiconductors Ltd Address scramble
US7178004B2 (en) 2003-01-31 2007-02-13 Yan Polansky Memory array programming circuit and a method for using the circuit
US7142464B2 (en) 2003-04-29 2006-11-28 Saifun Semiconductors Ltd. Apparatus and methods for multi-level sensing in a memory array
DE10332095B3 (en) * 2003-07-15 2005-01-20 Infineon Technologies Ag Semiconductor memory with charge-trapping memory cells
US6954393B2 (en) * 2003-09-16 2005-10-11 Saifun Semiconductors Ltd. Reading array cell with matched reference cell
US7123532B2 (en) 2003-09-16 2006-10-17 Saifun Semiconductors Ltd. Operating array cells with matched reference cells
WO2005094178A2 (en) 2004-04-01 2005-10-13 Saifun Semiconductors Ltd. Method, circuit and systems for erasing one or more non-volatile memory cells
US7755938B2 (en) * 2004-04-19 2010-07-13 Saifun Semiconductors Ltd. Method for reading a memory array with neighbor effect cancellation
US7095655B2 (en) 2004-08-12 2006-08-22 Saifun Semiconductors Ltd. Dynamic matching of signal path and reference path for sensing
US7638850B2 (en) 2004-10-14 2009-12-29 Saifun Semiconductors Ltd. Non-volatile memory structure and method of fabrication
US7257025B2 (en) * 2004-12-09 2007-08-14 Saifun Semiconductors Ltd Method for reading non-volatile memory cells
US8053812B2 (en) 2005-03-17 2011-11-08 Spansion Israel Ltd Contact in planar NROM technology
US8400841B2 (en) 2005-06-15 2013-03-19 Spansion Israel Ltd. Device to program adjacent storage cells of different NROM cells
US7184313B2 (en) 2005-06-17 2007-02-27 Saifun Semiconductors Ltd. Method circuit and system for compensating for temperature induced margin loss in non-volatile memory cells
EP1746645A3 (en) 2005-07-18 2009-01-21 Saifun Semiconductors Ltd. Memory array with sub-minimum feature size word line spacing and method of fabrication
US7668017B2 (en) 2005-08-17 2010-02-23 Saifun Semiconductors Ltd. Method of erasing non-volatile memory cells
US7606066B2 (en) 2005-09-07 2009-10-20 Innovative Silicon Isi Sa Memory cell and memory cell array having an electrically floating body transistor, and methods of operating same
US7808818B2 (en) 2006-01-12 2010-10-05 Saifun Semiconductors Ltd. Secondary injection for NROM
US8253452B2 (en) 2006-02-21 2012-08-28 Spansion Israel Ltd Circuit and method for powering up an integrated circuit and an integrated circuit utilizing same
US7692961B2 (en) 2006-02-21 2010-04-06 Saifun Semiconductors Ltd. Method, circuit and device for disturb-control of programming nonvolatile memory cells by hot-hole injection (HHI) and by channel hot-electron (CHE) injection
US7760554B2 (en) 2006-02-21 2010-07-20 Saifun Semiconductors Ltd. NROM non-volatile memory and mode of operation
US7492632B2 (en) 2006-04-07 2009-02-17 Innovative Silicon Isi Sa Memory array having a programmable word length, and method of operating same
US7701779B2 (en) 2006-04-27 2010-04-20 Sajfun Semiconductors Ltd. Method for programming a reference cell
WO2007128738A1 (en) 2006-05-02 2007-11-15 Innovative Silicon Sa Semiconductor memory cell and array using punch-through to program and read same
US8069377B2 (en) 2006-06-26 2011-11-29 Micron Technology, Inc. Integrated circuit having memory array including ECC and column redundancy and method of operating the same
US7542340B2 (en) * 2006-07-11 2009-06-02 Innovative Silicon Isi Sa Integrated circuit including memory array having a segmented bit line architecture and method of controlling and/or operating same
US8264041B2 (en) 2007-01-26 2012-09-11 Micron Technology, Inc. Semiconductor device with electrically floating body
WO2009031052A2 (en) 2007-03-29 2009-03-12 Innovative Silicon S.A. Zero-capacitor (floating body) random access memory circuits with polycide word lines and manufacturing methods therefor
US8064274B2 (en) 2007-05-30 2011-11-22 Micron Technology, Inc. Integrated circuit having voltage generation circuitry for memory cell array, and method of operating and/or controlling same
US8085594B2 (en) 2007-06-01 2011-12-27 Micron Technology, Inc. Reading technique for memory cell with electrically floating body transistor
US8194487B2 (en) 2007-09-17 2012-06-05 Micron Technology, Inc. Refreshing data of memory cells with electrically floating body transistors
US8536628B2 (en) 2007-11-29 2013-09-17 Micron Technology, Inc. Integrated circuit having memory cell array including barriers, and method of manufacturing same
US8349662B2 (en) 2007-12-11 2013-01-08 Micron Technology, Inc. Integrated circuit having memory cell array, and method of manufacturing same
US7590001B2 (en) 2007-12-18 2009-09-15 Saifun Semiconductors Ltd. Flash memory with optimized write sector spares
US7697330B1 (en) * 2007-12-20 2010-04-13 Actel Corporation Non-volatile memory array having drain-side segmentation for an FPGA device
US7522453B1 (en) * 2007-12-20 2009-04-21 Actel Corporation Non-volatile memory with source-side column select
US8773933B2 (en) 2012-03-16 2014-07-08 Micron Technology, Inc. Techniques for accessing memory cells
US8014195B2 (en) 2008-02-06 2011-09-06 Micron Technology, Inc. Single transistor memory cell
US8189376B2 (en) 2008-02-08 2012-05-29 Micron Technology, Inc. Integrated circuit having memory cells including gate material having high work function, and method of manufacturing same
US7957206B2 (en) 2008-04-04 2011-06-07 Micron Technology, Inc. Read circuitry for an integrated circuit having memory cells and/or a memory cell array, and method of operating same
US7947543B2 (en) 2008-09-25 2011-05-24 Micron Technology, Inc. Recessed gate silicon-on-insulator floating body device with self-aligned lateral isolation
US7933140B2 (en) 2008-10-02 2011-04-26 Micron Technology, Inc. Techniques for reducing a voltage swing
US7924630B2 (en) 2008-10-15 2011-04-12 Micron Technology, Inc. Techniques for simultaneously driving a plurality of source lines
US8223574B2 (en) 2008-11-05 2012-07-17 Micron Technology, Inc. Techniques for block refreshing a semiconductor memory device
US8213226B2 (en) 2008-12-05 2012-07-03 Micron Technology, Inc. Vertical transistor memory cell and array
US8319294B2 (en) 2009-02-18 2012-11-27 Micron Technology, Inc. Techniques for providing a source line plane
US8710566B2 (en) 2009-03-04 2014-04-29 Micron Technology, Inc. Techniques for forming a contact to a buried diffusion layer in a semiconductor memory device
US8748959B2 (en) 2009-03-31 2014-06-10 Micron Technology, Inc. Semiconductor memory device
US8139418B2 (en) 2009-04-27 2012-03-20 Micron Technology, Inc. Techniques for controlling a direct injection semiconductor memory device
US8508994B2 (en) 2009-04-30 2013-08-13 Micron Technology, Inc. Semiconductor device with floating gate and electrically floating body
US8498157B2 (en) 2009-05-22 2013-07-30 Micron Technology, Inc. Techniques for providing a direct injection semiconductor memory device
US8537610B2 (en) 2009-07-10 2013-09-17 Micron Technology, Inc. Techniques for providing a semiconductor memory device
US9076543B2 (en) 2009-07-27 2015-07-07 Micron Technology, Inc. Techniques for providing a direct injection semiconductor memory device
US8199595B2 (en) 2009-09-04 2012-06-12 Micron Technology, Inc. Techniques for sensing a semiconductor memory device
US8174881B2 (en) 2009-11-24 2012-05-08 Micron Technology, Inc. Techniques for reducing disturbance in a semiconductor device
US8310893B2 (en) 2009-12-16 2012-11-13 Micron Technology, Inc. Techniques for reducing impact of array disturbs in a semiconductor memory device
US8416636B2 (en) 2010-02-12 2013-04-09 Micron Technology, Inc. Techniques for controlling a semiconductor memory device
US8411513B2 (en) 2010-03-04 2013-04-02 Micron Technology, Inc. Techniques for providing a semiconductor memory device having hierarchical bit lines
US8576631B2 (en) 2010-03-04 2013-11-05 Micron Technology, Inc. Techniques for sensing a semiconductor memory device
US8369177B2 (en) 2010-03-05 2013-02-05 Micron Technology, Inc. Techniques for reading from and/or writing to a semiconductor memory device
WO2011115893A2 (en) 2010-03-15 2011-09-22 Micron Technology, Inc. Techniques for providing a semiconductor memory device
US8411524B2 (en) 2010-05-06 2013-04-02 Micron Technology, Inc. Techniques for refreshing a semiconductor memory device
US8531878B2 (en) 2011-05-17 2013-09-10 Micron Technology, Inc. Techniques for providing a semiconductor memory device
US9559216B2 (en) 2011-06-06 2017-01-31 Micron Technology, Inc. Semiconductor memory device and method for biasing same
US11120884B2 (en) 2015-09-30 2021-09-14 Sunrise Memory Corporation Implementing logic function and generating analog signals using NOR memory strings
US9842651B2 (en) 2015-11-25 2017-12-12 Sunrise Memory Corporation Three-dimensional vertical NOR flash thin film transistor strings
US10121553B2 (en) 2015-09-30 2018-11-06 Sunrise Memory Corporation Capacitive-coupled non-volatile thin-film transistor NOR strings in three-dimensional arrays
JP6833873B2 (en) * 2016-05-17 2021-02-24 シリコン ストーリッジ テクノロージー インコーポレイテッドSilicon Storage Technology, Inc. Deep learning neural network classifier using non-volatile memory array
US10608008B2 (en) 2017-06-20 2020-03-31 Sunrise Memory Corporation 3-dimensional nor strings with segmented shared source regions
KR20200015743A (en) 2017-06-20 2020-02-12 선라이즈 메모리 코포레이션 3D NOR memory array architecture and its manufacturing method
US10692874B2 (en) 2017-06-20 2020-06-23 Sunrise Memory Corporation 3-dimensional NOR string arrays in segmented stacks
US11180861B2 (en) 2017-06-20 2021-11-23 Sunrise Memory Corporation 3-dimensional NOR string arrays in segmented stacks
US10896916B2 (en) 2017-11-17 2021-01-19 Sunrise Memory Corporation Reverse memory cell
US10475812B2 (en) 2018-02-02 2019-11-12 Sunrise Memory Corporation Three-dimensional vertical NOR flash thin-film transistor strings
US10741581B2 (en) 2018-07-12 2020-08-11 Sunrise Memory Corporation Fabrication method for a 3-dimensional NOR memory array
US11751391B2 (en) 2018-07-12 2023-09-05 Sunrise Memory Corporation Methods for fabricating a 3-dimensional memory structure of nor memory strings
TWI713195B (en) 2018-09-24 2020-12-11 美商森恩萊斯記憶體公司 Wafer bonding in fabrication of 3-dimensional nor memory circuits and integrated circuit formed therefrom
CN113169041B (en) 2018-12-07 2024-04-09 日升存储公司 Method for forming multi-layer vertical NOR memory string array
WO2020160169A1 (en) 2019-01-30 2020-08-06 Sunrise Memory Corporation Device with embedded high-bandwidth, high-capacity memory using wafer bonding
US11398492B2 (en) 2019-02-11 2022-07-26 Sunrise Memory Corporation Vertical thing-film transistor and application as bit-line connector for 3-dimensional memory arrays
US11917821B2 (en) 2019-07-09 2024-02-27 Sunrise Memory Corporation Process for a 3-dimensional array of horizontal nor-type memory strings
WO2021007399A1 (en) 2019-07-09 2021-01-14 Sunrise Memory Corporation Process for a 3-dimensional array of horizontal nor-type memory strings
US11515309B2 (en) 2019-12-19 2022-11-29 Sunrise Memory Corporation Process for preparing a channel region of a thin-film transistor in a 3-dimensional thin-film transistor array
CN115413367A (en) 2020-02-07 2022-11-29 日升存储公司 High capacity memory circuit with low effective delay
WO2021158994A1 (en) 2020-02-07 2021-08-12 Sunrise Memory Corporation Quasi-volatile system-level memory
WO2021173572A1 (en) 2020-02-24 2021-09-02 Sunrise Memory Corporation Channel controller for shared memory access
US11507301B2 (en) 2020-02-24 2022-11-22 Sunrise Memory Corporation Memory module implementing memory centric architecture
US11508693B2 (en) 2020-02-24 2022-11-22 Sunrise Memory Corporation High capacity memory module including wafer-section memory circuit
WO2021207050A1 (en) 2020-04-08 2021-10-14 Sunrise Memory Corporation Charge-trapping layer with optimized number of charge-trapping sites for fast program and erase of a memory cell in a 3-dimensional nor memory string array
WO2022047067A1 (en) 2020-08-31 2022-03-03 Sunrise Memory Corporation Thin-film storage transistors in a 3-dimensional array or nor memory strings and process for fabricating the same
WO2022108848A1 (en) 2020-11-17 2022-05-27 Sunrise Memory Corporation Methods for reducing disturb errors by refreshing data alongside programming or erase operations
US11848056B2 (en) 2020-12-08 2023-12-19 Sunrise Memory Corporation Quasi-volatile memory with enhanced sense amplifier operation
TW202310429A (en) 2021-07-16 2023-03-01 美商日升存儲公司 3-dimensional memory string array of thin-film ferroelectric transistors

Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023681A (en) * 1988-10-08 1991-06-11 Hyundai Electronics Industries Co., Ltd. Method for arranging EEPROM cells and a semiconductor device manufactured by the method
EP0461764A2 (en) * 1990-06-13 1991-12-18 WaferScale Integration Inc. EPROM virtual ground array
EP0529862A2 (en) * 1991-08-29 1993-03-03 Sony Corporation Non-volatile memories

Family Cites Families (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5313432A (en) * 1990-05-23 1994-05-17 Texas Instruments Incorporated Segmented, multiple-decoder memory array and method for programming a memory array
EP0461904A3 (en) * 1990-06-14 1992-09-09 Creative Integrated Systems, Inc. An improved semiconductor read-only vlsi memory
JP2635810B2 (en) * 1990-09-28 1997-07-30 株式会社東芝 Semiconductor storage device
US5327378A (en) * 1992-03-04 1994-07-05 Waferscale Integration, Inc. Easily manufacturable compact EPROM
US5379254A (en) * 1992-10-20 1995-01-03 National Semiconductor Corporation Asymmetrical alternate metal virtual ground EPROM array
US5319593A (en) * 1992-12-21 1994-06-07 National Semiconductor Corp. Memory array with field oxide islands eliminated and method

Patent Citations (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5023681A (en) * 1988-10-08 1991-06-11 Hyundai Electronics Industries Co., Ltd. Method for arranging EEPROM cells and a semiconductor device manufactured by the method
EP0461764A2 (en) * 1990-06-13 1991-12-18 WaferScale Integration Inc. EPROM virtual ground array
EP0529862A2 (en) * 1991-08-29 1993-03-03 Sony Corporation Non-volatile memories

Cited By (6)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
EP0851426A2 (en) * 1996-12-27 1998-07-01 STMicroelectronics S.r.l. Memory block for realizing semiconductor memory devices and corresponding manufacturing process
EP0851426A3 (en) * 1996-12-27 1999-11-24 STMicroelectronics S.r.l. Memory block for realizing semiconductor memory devices and corresponding manufacturing process
US6101124A (en) * 1996-12-27 2000-08-08 Stmicroelectronics S.R.L. Memory block for realizing semiconductor memory devices and corresponding manufacturing process
US6284585B1 (en) 1996-12-27 2001-09-04 Stmicroelectronics S.R.L. Electronic memory device having bit lines with block selector switches
EP1089340A3 (en) * 1999-09-30 2001-08-22 Micronas GmbH EPROM structure for semiconductor memory
JP2021044566A (en) * 2015-09-30 2021-03-18 サンライズ メモリー コーポレイション Multi-gate nor flash thin-film transistor string arranged in stacked horizontal active strip with vertical control gate

Also Published As

Publication number Publication date
EP0733260A1 (en) 1996-09-25
US5583808A (en) 1996-12-10

Similar Documents

Publication Publication Date Title
US5583808A (en) EPROM array segmented for high performance and method for controlling same
US5646886A (en) Flash memory having segmented array for improved operation
US6760267B2 (en) Segmented non-volatile memory array with multiple sources having improved source line decode circuitry
US6525969B1 (en) Decoder apparatus and methods for pre-charging bit lines
US5673224A (en) Segmented non-volatile memory array with multiple sources with improved word line control circuitry
US5319593A (en) Memory array with field oxide islands eliminated and method
US5917753A (en) Sensing circuitry for reading and verifying the contents of electrically programmable/erasable non-volatile memory cells
US5465231A (en) EEPROM and logic LSI chip including such EEPROM
US5313432A (en) Segmented, multiple-decoder memory array and method for programming a memory array
US5097152A (en) Buffer circuit used in a semiconductor device operating by different supply potentials and method of operating the same
JP3452465B2 (en) EEPROM and programming method thereof
EP0463580B1 (en) Non-volatile semiconductor memory device
US5023837A (en) Bitline segmentation in logic arrays
EP0042964B1 (en) Memory matrix using one-transistor floating gate mos cells
US5056063A (en) Active sense amplifier with dynamic pre-charge transistor
US4425632A (en) Nonvolatile semiconductor memory device
US5912837A (en) Bitline disturb reduction
US5341329A (en) Nonvolatile semiconductor memory device capable of preventing read error caused by overerase state and method therefor
US5945717A (en) Segmented non-volatile memory array having multiple sources
GB2266796A (en) Method of accessing an electrically programmable memory device
US6262914B1 (en) Flash memory segmentation
US5646429A (en) Segmented non-volatile memory array having multiple sources
KR0145164B1 (en) Word line redundancy nonvolatile semiconductor memory
US6480422B1 (en) Contactless flash memory with shared buried diffusion bit line architecture
EP0376290B1 (en) Nonvolatile semiconductor memory device capable of preventing read error caused by overerase state

Legal Events

Date Code Title Description
AK Designated states

Kind code of ref document: A1

Designated state(s): DE KR

AL Designated countries for regional patents

Kind code of ref document: A1

Designated state(s): AT BE CH DE DK ES FR GB GR IE IT LU MC NL PT SE

WWE Wipo information: entry into national phase

Ref document number: 1995935061

Country of ref document: EP

121 Ep: the epo has been informed by wipo that ep was designated in this application
WWP Wipo information: published in national office

Ref document number: 1995935061

Country of ref document: EP

REG Reference to national code

Ref country code: DE

Ref legal event code: 8642

WWW Wipo information: withdrawn in national office

Ref document number: 1995935061

Country of ref document: EP