USRE37409E1 - Memory and method for sensing sub-groups of memory elements - Google Patents

Memory and method for sensing sub-groups of memory elements Download PDF

Info

Publication number
USRE37409E1
USRE37409E1 US09/559,836 US55983600A USRE37409E US RE37409 E1 USRE37409 E1 US RE37409E1 US 55983600 A US55983600 A US 55983600A US RE37409 E USRE37409 E US RE37409E
Authority
US
United States
Prior art keywords
word line
row
memory
sense amplifiers
segment
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US09/559,836
Inventor
Richard M. Barth
Donald C. Stark
Lawrence Lai
Wayne S. Richardson
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Rambus Inc
Original Assignee
Rambus Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Family has litigation
First worldwide family litigation filed litigation Critical https://patents.darts-ip.com/?family=25091385&utm_source=google_patent&utm_medium=platform_link&utm_campaign=public_patent_search&patent=USRE37409(E1) "Global patent litigation dataset” by Darts-ip is licensed under a Creative Commons Attribution 4.0 International License.
Application filed by Rambus Inc filed Critical Rambus Inc
Priority to US09/559,836 priority Critical patent/USRE37409E1/en
Application granted granted Critical
Publication of USRE37409E1 publication Critical patent/USRE37409E1/en
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/408Address circuits
    • G11C11/4085Word line control circuits, e.g. word line drivers, - boosters, - pull-up, - pull-down, - precharge
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/21Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements
    • G11C11/34Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices
    • G11C11/40Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors
    • G11C11/401Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using electric elements using semiconductor devices using transistors forming cells needing refreshing or charge regeneration, i.e. dynamic cells
    • G11C11/4063Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing
    • G11C11/407Auxiliary circuits, e.g. for addressing, decoding, driving, writing, sensing or timing for memory cells of the field-effect type
    • G11C11/409Read-write [R-W] circuits 
    • G11C11/4091Sense or sense/refresh amplifiers, or associated sense circuitry, e.g. for coupled bit-line precharging, equalising or isolating
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C8/00Arrangements for selecting an address in a digital store
    • G11C8/14Word line organisation; Word line lay-out

Definitions

  • the present invention pertains to the field of computer memories. More specifically, the present invention relates to sub-word line access in computer memories.
  • Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively.
  • a memory cell consists of a transistor and a capacitor connected to a bit tine and a word line.
  • the word line selects a memory cell.
  • the bit line is what connects the memory cell to the sense amplifier to transfer data.
  • a word line metal 110 is coupled to word line gate polysilicon 115 which runs in parallel with word line metal 110 .
  • Metal-polysilicon straps 120 are periodically added to reduce resistance.
  • word line gate polysilicon 115 is activated and enables the sense amplifiers 125 to sense or restore data to/from the coupled memory cells (not shown).
  • the operations performed by sense amplifiers 125 are controlled by control signals 127 , 129 .
  • FIG. 1b illustrates a dual word line example.
  • word line metal 110 is selectively connected to one of two word line gate polysilicon 117 , 119 through AND gates 130 , 135 .
  • the AND gates are placed at intervals along the word lines and 110 , gate polysilicon 117 , 119 corresponding to locations of word line straps.
  • Select signals 140 , 145 which are complementary signals, are input to the AND gates 130 , 135 to select the word line gate polysilicon to couple to the word line metal.
  • the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.
  • All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access.
  • the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.
  • One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers.
  • Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.
  • the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group. The sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group.
  • Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups.
  • the memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.
  • control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.
  • FIG. 1a is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections
  • FIG. 1b is a prior art block diagram of a DRAM illustrating a dual word line connection.
  • DRAM dynamic random access memory
  • FIG. 2 is a simplified block diagram of one embodiment of a DRAM in accordance with the teachings of the present invention.
  • FIG. 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.
  • FIG. 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.
  • FIG. 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.
  • FIG. 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and FIG. 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.
  • FIG. 7 is a diagram illustrating the states of sense amplifiers after processing requests.
  • the apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein.
  • numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.
  • DRAM dynamic random access memory
  • EPROMS electrically programmable memories
  • the invention describes sub-group accessing of memory cells from the array.
  • a group can be defined as a bank of memory cells.
  • a group also can be defined to a subset or a superset of a bank of memory cells.
  • the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.
  • FIG. 2 is a simplified block diagram of one embodiment of the DRAM of the present invention.
  • FIG. 2 illustrates a dual word line structure that includes word line metal 205 and word line gate polysilicon zero (GP 0 ) and one (GP 1 ).
  • Word lines GP 0 and GP 1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to FIG. 2, word line GP 0 is broken up into segments 255 , 260 , 265 , 270 and word line GP 1 is broken up into segments 210 , 215 , 220 , 225 , each segment capable of being separately enabled using control signals sel [0.3-0.1, 1.3-1.0] ( 0 . 3 - 0 . 0 , 1 . 3 - 1 . 0 ).
  • the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation.
  • the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], ⁇ overscore (SUBSAN) ⁇ [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers 260 .
  • These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size.
  • the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated.
  • use of SUBSAP and ⁇ overscore (SUBSAN) ⁇ control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS.
  • FIG. 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation.
  • control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.
  • the DRAM 114 includes a memory array, or portion thereof, 350 sense amplifier circuitry 360 row decoder circuitry 311 , column decoder circuitry 371 and controller 118 .
  • the controller 118 receives control signals from memory controller 117 , including signals to indicate that sub-group sensing is to be performed.
  • the memory controller 117 issues signal SUBACT, to indicate that sub-group sensing is to be performed and SADR[3:0] SADR( 3 : 0 ) which identifies the sub-group(s) to be sensed.
  • the present invention is not limited to these specific control signals or the structure of the memory controller 117 issuing certain signals to controller 118 .
  • controller 118 A variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to the memory controller 117 or memory 114 is contemplated.
  • embodiments which do not include on chip controller circuitry also are contemplated.
  • the controller 118 issues control signals to selectively activate a word line segment (e.g., segments 365 , 366 , 367 , 368 ) and corresponding sub-group of the sense amplifier (e.g., sub groups 361 , 362 , 363 , 364 ).
  • a word line segment e.g., segments 365 , 366 , 367 , 368
  • corresponding sub-group of the sense amplifier e.g., sub groups 361 , 362 , 363 , 364 .
  • controller 118 issues an activation signal on line 119 .
  • row decoder 311 selects a corresponding word line metal to activate, for example, word line metal 305
  • the controller 118 activates line 119 such that gate 321 activates word segment 366 .
  • controller 118 issues SUBSAP, ⁇ overscore (SUBSAN) ⁇ signals to activate the corresponding portion 362 of sense amplifier circuitry 360 .
  • SBASAN ⁇ overscore
  • FIG. 4 is a slightly more detailed diagram of one sub-group 352 of the memory that is individually accessible in accordance with the teachings of the present invention.
  • This embodiment illustrative of a single or conventional word line access, selects a sub-group of the memory array represented by cells 401 , 402 , 403 .
  • Activation of word line segment 367 366 by activation of the sub word line select signal 119 by controller 118 and word line metal 305 causes the data to be available on the bitlines represented by lines 315 , 316 and 317 .
  • the controller issues the appropriate SUBSAP[3:0] SUBSAP( 3 : 0 ) and SUBSAN[3:0] SUBSAN( 3 : 0 ) to select the corresponding portion 362 of sense amplifier circuitry to perform the desired operation (e.g., sense).
  • FIG. 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.
  • the architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation.
  • a sub-group of memory cells to be sensed during a row operation.
  • only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated.
  • power consumption is reduced.
  • the structure for sensing sub-groups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory.
  • the row decoder circuitry would be modified to activate more from than one word line metal at a time.
  • the control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued by controller 118 , each control signal separately connected to a different segment in a different row.
  • a row/segment control signal is issued and the gate (e.g., 320 - 331 , FIG. 3) is expanded to include logic to decode the row/segment control signal to activate the specified segment in the particular row.
  • the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations.
  • level word line sensing where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line.
  • an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.
  • FIG. 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore.
  • precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers.
  • sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers.
  • restore Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells.
  • the term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation.
  • CAS read and write operations can be executed to that row or a portion of that row.
  • all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.
  • FIG. 6b illustrates one embodiment of a state transition diagram for pulsed word line operation.
  • This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line.
  • the explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.
  • level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing sub-wordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers.
  • Request 1 Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
  • Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
  • Restore Drive sense amplifiers data back to word line 100 and polysilicon for sections 1 and 2.
  • Request 2 Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2
  • Request 3 Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3.
  • Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
  • Restore Drive sense amp data back to word line 300 and word line polysilicon for sections 3 and 4.
  • Request 1 ( Precharge ) Turn off the sense amplifier sub - groups 1 and 2 . Set bitlines in sections 1 and 2 to Vdd/ 2 .
  • Request 2 ( Precharge ) Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/ 2 . Release word line 100 polysilicon for section 2 .
  • Request 3 ( Precharge ) Turn off the sense amplifiers in sections 3 and 4 . Set bitlines in sections 3 and 4 to Vdd/ 2 . Release word line 200 polysilicon for section 3 .
  • FIG. 7 illustrates the state of the sense amplifiers after processing Requests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementation described below.
  • Request 1 Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
  • Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
  • Request 2 Explicit An explicit restore would be performed on Restore word line 100 polysilicon for section 2 (if necessary)
  • Sense Turn on word line 200 polycide for sections 2 and 3. Latch data onto sense amplifiers 2 and 3
  • Request 3 Explicit An explicit restore would be performed on Restore word line 100 polycide for section 3 (if necessary)
  • Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
  • Request 1 ( Precharge ) Turn off sense amplifier sub - groups 1 and 2 . Set bitlines in sections 1 and 2 to Vdd/ 2 .
  • Request 2 ( Explicit Restore ) An explicit restore would be performed to storage locations of word line 100 polysilicon for section 2 ( if necessary ).
  • Request 3 ( Explicit Restore ) An explicit restore would be performed to storage locations of word line 100 polycide for section 3 ( if necessary ).
  • explicit restores are not always required. For example, if the data were not changed (i.e., the sense amplifiers were not written to or “clean”), an explicit restore is not necessary. An explicit restore is needed after a sense amplifier has been written to or “dirty”.
  • the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.

Abstract

A memory and method of operation is disclosed. In one embodiment, the memory includes a group of memory cells divided into a plurality of subgroups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a subgroup and is coupled to the memory cells in the row of the corresponding subgroup. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit (s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power. In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.

Description

FIELD OF THE INVENTION
The present invention pertains to the field of computer memories. More specifically, the present invention relates to sub-word line access in computer memories.
BACKGROUND OF THE INVENTION
Memory cells are typically physically and logically oriented in rows and columns, and share word lines and bit lines, respectively. In a dynamic random access memory, for example, a memory cell consists of a transistor and a capacitor connected to a bit tine and a word line. The word line selects a memory cell. The bit line is what connects the memory cell to the sense amplifier to transfer data.
This is illustrated in the simplified diagram of FIG. 1a. Referring to FIG. 1a, a word line metal 110, is coupled to word line gate polysilicon 115 which runs in parallel with word line metal 110. Metal-polysilicon straps 120 are periodically added to reduce resistance. When the word line metal 110 is activated, word line gate polysilicon 115 is activated and enables the sense amplifiers 125 to sense or restore data to/from the coupled memory cells (not shown). The operations performed by sense amplifiers 125 are controlled by control signals 127, 129.
FIG. 1b illustrates a dual word line example. In this example, word line metal 110 is selectively connected to one of two word line gate polysilicon 117, 119 through AND gates 130, 135. Typically the AND gates are placed at intervals along the word lines and 110, gate polysilicon 117, 119 corresponding to locations of word line straps. Select signals 140, 145, which are complementary signals, are input to the AND gates 130, 135 to select the word line gate polysilicon to couple to the word line metal.
Some manufactures have encountered performance problems utilizing longer word line lengths. This is due to increased capacitance and resistance. To minimize longer word line lengths effects, the word line polysilicon is broken up into a plurality of segments. When the word line metal is activated, all of the segments are activated, effectively activating the entire word line polysilicon composed of the segments.
All of these circuits require that the entire word line gate polysilicon associated with a particular row of memory cells be raised, even if only a small portion of the row of memory cells required access. In addition, the entire column of sense amplifiers is activated to perform the memory operation. For example, if a read operation is performed with respect to a subset of a row of memory cells, the entire word line gate polysilicon associated with a particular row of memory cells and the entire column of sense amplifiers are activated to transfer the data of the entire row to the sense amplifiers. It follows that a restore operation on the entire row is subsequently required.
One disadvantage associated with the this approach is that a significant amount of power is required to bring an entire row of information into the sense amplifiers. Another disadvantage associated with this approach is that the sense amplifiers can only store data from one row of memory cells at a time. Therefore, data that was placed there before will need to be flushed even if that particular data is required immediately afterwards.
SUMMARY OF THE INVENTION
It is one object of the present invention to provide a memory in which power efficient memory accesses can be performed.
It is an object of the present invention to provide for sub-word memory accesses.
It is another object of the invention to provide for a memory in which sets of sense amplifiers corresponding to different sub-words of rows of memory can communicate data to different rows of the memory.
A memory design and method of operation is described. In one embodiment, the memory includes a group of memory cells divided into a plurality of sub-groups. Sub word-lines are selectively coupled to main word lines, each sub-word line corresponding to a sub-group. The sub-word lines are further coupled to the memory cells in the row of the corresponding sub-group. Sense amplifier circuitry is coupled to the group of memory cells. The sense amplifier circuitry is divided into a plurality of sub-sensing circuits, each of the plurality of sub-sensing circuits selectively coupled to a corresponding one of the plurality of sub-groups. The memory includes a control mechanism to control the word lines and sub-sensing circuit(s) that are activated at any one time such that only those sub-word lines and sub-sensing circuits needed to perform memory operations are operated and consume power.
In an alternate embodiment, the control mechanism controls the sub-word lines and sub-sensing circuits to enable substantially concurrent access to different sub-groups of memory cells from different rows of the memory.
Other objects, features, and advantages of the present invention will be apparent from the accompanying drawings and from the detailed description that follows below.
BRIEF DESCRIPTION OF THE DRAWINGS
The present invention is illustrated by way of example and not imitation in the figures of the accompanying drawings, in which like references indicate similar elements and in which:
FIG. 1a is a prior art block diagram of a dynamic random access memory (DRAM) illustrating one example of word line connections and FIG. 1b is a prior art block diagram of a DRAM illustrating a dual word line connection.
FIG. 2 is a simplified block diagram of one embodiment of a DRAM in accordance with the teachings of the present invention.
FIG. 3 illustrates a block diagram of one embodiment of a portion of a DRAM that operates in accordance with the teachings of the present invention.
FIG. 4 illustrates one embodiment of a sub-group of memory cells and associated circuitry.
FIG. 5 illustrates an alternate embodiment of a sub-group of memory cells and associated circuitry.
FIG. 6a is a state diagram illustrating one embodiment of a process for accessing memory cells of the DRAM and FIG. 6b is a state diagram illustrating an alternate embodiment of a process for access memory cells of the DRAM.
FIG. 7 is a diagram illustrating the states of sense amplifiers after processing requests.
DETAILED DESCRIPTION
The apparatus and method of the present invention provides for an innovative memory structure and method for accessing the memory cells contained therein. In the following description, for purposes of explanation, numerous details are set forth in order to provide a thorough understanding of the present invention. However, it will be apparent to one skilled in the art that these specific details are not required in order to practice the present invention. In other instances, well known electrical structures and circuits are shown in block diagram form in order not to obscure the present invention unnecessarily.
Although the present invention is described with respect to dynamic random access memory (DRAM), it is apparent to one skilled in the art that the invention is readily applicable to other memories including static memories and electrically programmable memories (e.g. EPROMS).
The invention describes sub-group accessing of memory cells from the array. A group can be defined as a bank of memory cells. As is readily apparent to one skilled in the art, a group also can be defined to a subset or a superset of a bank of memory cells. In addition, the present invention is described with respect to memory of a determined size and the number of control signals and lines are correspondingly allocated. It is readily apparent that the present invention is not limited to a memory of a particular size and the number of control signals and lines can be varied to accommodate the size of the memory.
FIG. 2 is a simplified block diagram of one embodiment of the DRAM of the present invention. FIG. 2 illustrates a dual word line structure that includes word line metal 205 and word line gate polysilicon zero (GP0) and one (GP1). Word lines GP0 and GP1 are each broken up into unconnected segments, each approximately spanning the distance of a sub-group of memory cells. For example, referring to FIG. 2, word line GP0 is broken up into segments 255, 260, 265, 270 and word line GP1 is broken up into segments 210, 215, 220, 225, each segment capable of being separately enabled using control signals sel [0.3-0.1, 1.3-1.0] ( 0.3-0.0, 1.3-1.0 ).
Furthermore, the DRAM includes logic that enables a corresponding subset of the sense amplifiers in order to perform a memory operation. In particular, the SAP and SAN signals are expanded to be multiple bits, e.g., SUBSAP [3:0], {overscore (SUBSAN)} [3:0], in order to address specific subsets of sense amplifiers of the column of sense amplifiers 260. These signals can be routed separately from top to bottom, or generated in the area near the subset (e.g., in the strap areas) from a master signal. Area penalty is minimal as the width of the areas and size of the drivers need only be one fourth of the original width and size. Thus, the word line segments and corresponding subsets of sense amplifiers are selectively enabled to perform memory access for a sub-group of a row of memory cells. It can readily be understood that substantial power savings are achieved as only a fraction of the sense amplifiers and a corresponding fraction of the word line gate polysilicon are activated. As is readily apparent, use of SUBSAP and {overscore (SUBSAN)} control signals are exemplary; different control signals can be used for different memories and differents types of DRAMS.
FIG. 3 is a slightly more detailed block diagram of a DRAM constructed in accordance with the teachings of the present invention. It is apparent to one skilled in the art, numerous details not distinctive to the teachings of the present invention are omitted for purpose of explanation.
Furthermore, certain control logic is shown in functional block form; it is readily apparent that a variety of implementations can be used to perform the function described.
Referring to FIG. 3, the DRAM 114 includes a memory array, or portion thereof, 350 sense amplifier circuitry 360 row decoder circuitry 311, column decoder circuitry 371 and controller 118.
In the present embodiment, the controller 118 receives control signals from memory controller 117, including signals to indicate that sub-group sensing is to be performed. For example, in one embodiment the memory controller 117 issues signal SUBACT, to indicate that sub-group sensing is to be performed and SADR[3:0] SADR( 3:0 ) which identifies the sub-group(s) to be sensed.
As is readily apparent to one skilled in the art, the present invention is not limited to these specific control signals or the structure of the memory controller 117 issuing certain signals to controller 118. A variety of embodiments, in which different embodiments of signals including signals that may be issued by a processor (not shown) coupled to the memory controller 117 or memory 114 is contemplated. Furthermore, embodiments which do not include on chip controller circuitry also are contemplated.
Continuing with the present embodiment, the controller 118 issues control signals to selectively activate a word line segment (e.g., segments 365, 366, 367, 368) and corresponding sub-group of the sense amplifier (e.g., sub groups 361, 362, 363, 364). For example, to perform a memory access operation with respect to one sub-group of memory cells, delineated by area 352, controller 118 issues an activation signal on line 119. Thus, when row decoder 311 selects a corresponding word line metal to activate, for example, word line metal 305, the controller 118 activates line 119 such that gate 321 activates word segment 366. In addition, controller 118 issues SUBSAP, {overscore (SUBSAN)} signals to activate the corresponding portion 362 of sense amplifier circuitry 360.
FIG. 4 is a slightly more detailed diagram of one sub-group 352 of the memory that is individually accessible in accordance with the teachings of the present invention. This embodiment, illustrative of a single or conventional word line access, selects a sub-group of the memory array represented by cells 401, 402, 403. Activation of word line segment 367 366by activation of the sub word line select signal 119 by controller 118 and word line metal 305 causes the data to be available on the bitlines represented by lines 315, 316 and 317. The controller issues the appropriate SUBSAP[3:0] SUBSAP( 3:0 ) and SUBSAN[3:0] SUBSAN( 3:0 ) to select the corresponding portion 362 of sense amplifier circuitry to perform the desired operation (e.g., sense). FIG. 5 is illustrative of an embodiment which utilizes a dual word line structure. As is readily apparent to one skilled in the art, sub-group access can be applied to different memory access structures to improve the efficiency of access.
The architecture of memory array therefore allows a sub-group of memory cells to be sensed during a row operation. Thus, when only a portion of a row of memory cells needs to be accessed, only the corresponding word line section and sub-group of sense amplifiers designated to sense those memory cells are activated. By turning on only the necessary circuitry required for sensing requested data, power consumption is reduced.
In an alternate embodiment, the structure for sensing sub-groups of rows of memory cells can be configured to concurrently access sub-groups of cells from different rows of the memory. In this embodiment, the row decoder circuitry would be modified to activate more from than one word line metal at a time. The control signals issued to control the selection of sections of the word lines and corresponding sub-groups of the sense amplifiers would also be modified correspondingly. Additional control logic would be required to ensure that only the sub-group associated with the desired row is sensed. For example, in one approach, additional control signals are issued by controller 118, each control signal separately connected to a different segment in a different row. Alternately, a row/segment control signal is issued and the gate (e.g., 320-331, FIG. 3) is expanded to include logic to decode the row/segment control signal to activate the specified segment in the particular row.
It will be appreciated that the memory architecture of the present invention may be implemented for pulse word line sensing and level word line sensing operations. For a memory that implements level word line sensing, where the word line remains activated after a sense cycle and restore cycle, subsequent writes to the sense amplifier circuitry will update both the sense amplifier circuitry and the memory cells selected by the word line. In a memory that implements pulse word line sensing where the word line deactivates after a sense and restore cycle, an explicit restore cycle is executed before retiring a row when the data in the sense amplifier circuitry has been updated by an earlier write (e.g., by a CAS write). This is desirable as updates done to the sense amplifiers are not updated in the memory cells.
FIG. 6a shows one embodiment of the state transitions that occur for a level word line memory. If a row already is in the sensed state, bringing in a new row requires as executing a precharge followed by a sense and a restore. As is well known in the art, the term precharge refers to the process of turning off the sense amplifiers and setting all the bit lines to Vdd/2. All information that was in the sense amplifiers is lost; new data can then be placed in the sense amplifiers. The term sense refers to the process of activating the selected word line or section of a word line, activating the corresponding sense amplifiers and latching the data into the sense amplifiers. Since the transfer of data from the memory cells to the sense amplifiers is a destructive read, a restore operation is needed to write the data from the sense amplifiers back to the memory cells. The term restore therefore refers to an implicit, automatic restore operation that occurs after the sense operation. After the restore, CAS read and write operations can be executed to that row or a portion of that row. In this implementation, all writes are updated in both the sense amplifiers and the memory cells and the sense amplifiers can be turned off at any time using a precharge operation without any ill effects.
FIG. 6b illustrates one embodiment of a state transition diagram for pulsed word line operation. This process utilizes an explicit restore state in which a word line or segment of a word line is activated and data is transferred from the sense amplifiers back to the memory cells selected by the word line. The explicit restore state is performed prior to a precharge if the sense amplifiers have been updated via a CAS write (i.e., the sense amplifier are dirty). This action activates the word line and updates the memory cells associated with the row currently sensed. If the sense amplifiers have not been updated via a CAS write (i.e., the sense amplifiers are clean), then the precharge operation can occur without executing an explicit restore cycle.
The utilization of level word line sensing and pulse word line sensing will now be discussed. Without adding circuitry to enable multiple word line activation, one way of implementing sub-wordline sensing using a level word line implementation would be to turn off all sense amplifiers before bringing in a new row (with 1 to 4 sections activated). Data can also be brought from multiple word lines. This is illustrated by the following example. Assume a simple case in which a memory core includes a single bank of memory cells. Each bank consists of 1024 rows and each row contains 2048 bits coupled to 2048 sense amplifiers. Each word line is subdivided into 4 sub-groups, each controlling 512 sense amplifiers.
Assume an initial state that in which the sense amplifiers are turned on, but the data contained in the sense amplifiers is clean. The example includes the processing of the following three requests:
Request 1: Bring in row 100, sections 1 and 2
Request 2: Bring in row 200, sections 2 and 3
Request 3: Bring in row 300, sections 3 and 4
In a level word line implementation, the following events would happen in response to the requests:
Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
Restore Drive sense amplifiers data back to word line 100 and polysilicon for sections 1 and 2.
Request 2: Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2
Sense Turn on word line 200 polysilicon for sections 2 and 3. Latch data onto sense amplifier sub-groups 2 and 3
Restore Drive sense amplifier data back to word line 200 and polysilicon for sections 2 and 3
Request 3: Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3.
Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
Restore Drive sense amp data back to word line 300 and word line polysilicon for sections 3 and 4.
Request 1: (Precharge) Turn off the sense amplifier sub -groups 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
(Sense) Turn on word line 100 polysilicon for sections 1 and 2. Latch data into sense amplifier sub -groups 1 and 2.
(Restore) Drive data from sense amplifier subgroups 1 and 2 back to storage locations of word line 100 polysilicon for sections 1 and 2.
Request 2: (Precharge) Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2. Release word line 100 polysilicon for section 2.
(Sense) Turn on word line 200 polysilicon for sections 2 and 3. Latch data into sense amplifier sub -groups 2 and 3.
(Restore) Drive data from sense amplifier sub -groups 2 and 3 back to storage locations of word line 200 polysilicon for sections 2 and 3.
Request 3: (Precharge) Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2. Release word line 200 polysilicon for section 3.
(Sense) Turn on word line 300 polysilicon for sections 3 and 4. Latch data into sense amplifier sub -groups 3 and 4.
(Restore) Drive data from sense amplifier sub -groups 3 and 4 back to storage locations of word line 300 polysilicon for sections 3 and 4.
FIG. 7 illustrates the state of the sense amplifiers after processing Requests 1, 2 and 3 for level word line sensing implementation described above and the pulse word line implementation described below.
In the pulse word line implementation, the following events would happen in response to the requests:
Request 1: Precharge Turn off the sense amplifiers in sections 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
Sense Turn on word line 100 polysilicon for sections 1 and 2. Latch data onto sense amplifiers in sections 1 and 2.
Restore Drive sense amplifier data back to word line 100 and polysilicon for sections 1 and 2.
Request 2: Explicit An explicit restore would be performed on Restore word line 100 polysilicon for section 2 (if necessary)
Precharge Turn off the sense amplifiers in sections 2 and 3 Set bitlines in sections 2 and 3 to Vdd/2.
Sense Turn on word line 200 polycide for sections 2 and 3. Latch data onto sense amplifiers 2 and 3
Restore Drive sense amplifier data back to word line 200 and polycides for sections 2 and 3
Request 3: Explicit An explicit restore would be performed on Restore word line 100 polycide for section 3 (if necessary)
Precharge Turn off the sense amplifiers in sections 3 and 4. Set bitlines in sections 3 and 4 to Vdd/2.
Sense Turn on word line 300 polysilicon for sections 3 and 4. Latch data onto sense amplifier sections 3 and 4.
Restore Drive sense amplifier data back to word line 300 and polysilicon for sections 3 and 4.
Request 1: (Precharge) Turn off sense amplifier sub -groups 1 and 2. Set bitlines in sections 1 and 2 to Vdd/2.
(Sense) Turn on word line 100 polysilicon for sections 1 and 2. Latch data into sense amplifier sub -groups 1 and 2.
(Restore) Drive data from sense amplifier sub -groups 1 and 2 to storage locations of word line 100 polysilicon for sections 1 and 2.
Request 2: (Explicit Restore) An explicit restore would be performed to storage locations of word line 100 polysilicon for section 2 (if necessary).
(Precharge) Turn off sense amplifier sub -groups 2 and 3. Set bit lines in sections 2 and 3 to Vdd/2.
(Sense) Turn on word line 200 polysilicon for sections 2 and 3. Latch data into sense amplifier sub -groups 2 and 3
(Restore) Drive data from sense amplifier sub -groups 2 and 3 to storage locations of word line 200 polysilicon for sections 2 and 3
Request 3: (Explicit Restore) An explicit restore would be performed to storage locations of word line 100 polycide for section 3 (if necessary).
(Precharge) Turn off sense amplifier sub -groups 3 and 4. Set bit lines in sections 3 and 4 to Vdd/2.
(Sense) Turn on word line 300 polysilicon for sections 3 and 4. Latch data into sense amplifier sub -groups 3 and 4.
(Restore) Drive data from sense amplifier sub -groups 3 and 4 to storage locations of word line 300 polysilicon for sections 3 and 4.
It should be noted that explicit restores are not always required. For example, if the data were not changed (i.e., the sense amplifiers were not written to or “clean”), an explicit restore is not necessary. An explicit restore is needed after a sense amplifier has been written to or “dirty”.
Furthermore, in this implementation, the controller in the memory would maintain a memory address tag to determine whether the address indicated in a request matches the address of data in the sense amplifier, a valid bit tag to determine whether data in the sense amplifiers is valid, and a dirty bit tag to determine whether the sense amplifiers are dirty for each subwordline section. These tags are used to determine whether or not a subwordline section has been made dirty and if so, which row address to explicitly restore it to.
In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.

Claims (65)

What is claimed is:
1. A memory comprising:
a memory array of storage locations;
a plurality of word lines for selecting rows of the memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with the word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting at least one segment of a word line during a sense operation; and
a second select logic for selecting at least one corresponding set of sense amplifiers.
2. The memory as set forth in claim 1, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
3. The memory as set forth in claim 1, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
4. The memory as set forth in claim 1, wherein the first select logic issues a select signal to a gate having as inputs the select signal and a row signal indicative that the row is selected, the output of the gate activating the selected segment when the select signal and the row signal are active.
5. The memory as set forth in claim 1, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment, each gate receiving as input a row signal indicative that a row is selected and a select signal indicative that a segment is selected.
6. The memory as set forth in claim 1, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a segment when row decode logic indicates tat the corresponding row is selected.
7. The memory as set forth in claim 1, wherein the second select logic issues the following signals:
SUBSAP[3:0] and {overscore (SUBSAN)} [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
8. A method for accessing a memory comprising a plurality of storage locations , that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a word line that is to be activated during a sense operation; and
selecting at least one corresponding set of sense amplifiers.
9. The method as set forth in claim 8, wherein the set of selecting a segment comprises the steps of:
issuing a segment select signal to identify a segment to be selected;
issuing a row select signal to identify a row to be selected;
selecting a particular segment in a particular row based on the segment select signal and row select signal issued.
10. The method as set forth in claim 8, wherein the step of selecting a corresponding set of sense amplifiers comprises the step of issuing a set select signal to select a set of sense amplifiers.
11. The method as set forth in claim 8, wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segment, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segment; and
performing a column address strobe (CAS) wherein the data in the corresponding set of sense amplifiers is output from the memory.
12. The method as set forth in claim 11, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
13. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segment remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segment.
14. The method as set forth in claim 8, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segment is activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding set of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the selected segment.
15. A memory comprising:
a plurality of word lines for selecting a row of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
a plurality of sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers selectively coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
a first select logic for selecting during a sense operation at least one segment from a first word line and at least one segment from a second word line; and
a second select logic for selecting corresponding sets of sense amplifiers to access storage locations along the first segment and the second segment.
16. The memory as set forth in claim 15, wherein the memory is located on a component and the first select logic comprises a controller located on the component.
17. The memory as set forth in claim 15, wherein the memory is located on a component and the second select logic comprises a controller located on the component.
18. The memory as set forth in claim 15, wherein the first select logic issues a first select signal to a first gate and a second select signal to a second gate, the first gate and second gate further respectively receiving as input a first row signal and second row signal indicative that the first row and second row, respectively, are selected, the output of the first gate activating the first selected segment when the first select signal and the first row signal are active and the output of the second gate activating the second selected segment when the second select signal and the second row signal are active.
19. The memory as set forth in claim 15, wherein the memory further comprises a plurality of gates, an output of each gate coupled to selectively activate a segment of a row, each gate receiving as input a row signal indicative that a row is selected and a select signal to indicate selection of a segment in a particular row.
20. The memory as set forth in claim 15, wherein the first select logic comprises a controller which issues a first select signal and a plurality of decoders each coupled to receive the first select signal and selectively activate a coupled segment when row decode logic indicates that the corresponding row is selected.
21. The memory as set forth in claim 15, wherein the second select logic issues the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers that is to be activated.
22. A method for accessing a memory comprising a plurality of storage locations that includes a plurality of storage locations arranged in rows and word lines for selecting the rows, each word line including a plurality of segments and each segment spanning a portion of the distance of the word line, said method comprising the steps of:
providing a plurality of word lines for selecting rows of a memory array, each word line comprising a plurality of segments, each segment spanning a portion of the distance of the word line;
identifying sets of sense amplifiers, each sense amplifier of the sets of sense amplifiers coupled to one storage location associated with a word line, each set of sense amplifiers corresponding to a segment;
selecting at least one segment of a first word line to activate during a sense operation;
selecting at least one segment of a second word line that is to be activated during a sense operation; and
selecting sets of sense amplifiers corresponding to the at least one segment of the first word line and at least one segment of the second word line to access storage locations along the first segment and the second segment.
23. The method as set forth in claim 22, wherein:
the step of selecting at least one segment of a first word line comprises the steps of issuing a first select signal; and
the step of selecting at least one segment of a second word line comprises the step of issuing a second select signal.
24. The method as set forth in claim 22, further comprising the step of issuing a select signal that identifies at least one segment of at least one row to be selected;
wherein the steps of selecting at least one segment of a first word line and at least one segment of a second word line comprise decoding the select signal to determine the segments to select.
25. The method as set forth in claim 22, wherein the step of selecting sets of sense amplifiers comprises the step of issuing the following signals:
SUBSAP[3:0] and SUBSAN [3:0]
wherein the bits set indicate the set of sense amplifiers to activate.
26. The method as set forth in claim 22 wherein the access performed is a read operation, said method further comprising the steps of:
sensing the data of the selected segments, said sense operation placing the data in the corresponding set of sense amplifiers;
restoring the data to the selected segments; and
performing a column address strobe (CAS) wherein the data in the corresponding sets of sense amplifiers are output from the memory.
27. The method as set forth in claim 26, further comprising the step of precharging the sense amplifiers prior to performing the step of sensing the data.
28. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a level word line access, wherein the selected segments remains activated until another segment is selected; and
performing a column address strobe (CAS) wherein data to be written are latched into the corresponding sets of sense amplifiers, said CAS causing the data to further be stored in storage locations coupled to the selected segments.
29. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers; and
performing an explicit restore operation thereby causing the data located in the corresponding sets of sense amplifiers to be stored in storage locations coupled to the selected segments.
30. The method as set forth in claim 22, wherein the access performed is a write operation, said method further comprising the steps of:
performing a pulse word line access, wherein the selected segments are activated prior to performing a sense cycle and restore cycle and deactivated after completion of the restore cycle;
performing a column address strobe (CAS) wherein data to be written is latched into the corresponding sets of sense amplifiers;
performing an explicit restore operation with respect to the first segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the first segment; and
performing an explicit restore operation with respect to the the second segment thereby causing the data located in the corresponding set of sense amplifiers to be stored in storage locations coupled to the second segment.
31. A memory comprising:
storage locations arranged in rows;
a word line to select a first row of the storage locations, the word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row; and
a first selection circuit to selectively activate a variable number of the word line segments in accordance with a control value that indicates a pattern of the word line segments to be activated.
32. The memory of claim 31 further comprising a plurality of sets of sense amplifiers, the sets of sense amplifiers coupled respectively to the sub-groups of the storage locations.
33. The memory of claim 32 further comprising a second selection circuit configured to selectively activate a variable number of the sets of sense amplifiers in accordance with the control value.
34. The memory of claim 32 wherein the plurality of sets of sense amplifiers are coupled to the first select circuit and a variable number of the sets of sense amplifiers are activated in accordance with the control value.
35. The memory of claim 32 further comprising a memory address tag to store an address, the address corresponding to a first storage location of the sub-groups of the storage locations.
36. The memory of claim 32 further comprising a valid tag to indicate that data sensed in at least one set of the sets of sense amplifiers is valid.
37. The memory of claim 32 further comprising a dirty tag to indicate that data has been written to the at least one set of the sets of sense amplifiers.
38. The memory of claim 31 further comprising circuitry to receive a sub-group activation signal, the select logic configured to activate the variable number of the word line segments in accordance with the control value if the sub-group activation signal is in a first state.
39. The memory of claim 38 wherein the control value includes a plurality of bits, each bit corresponding to a respective word line segment.
40. The memory of claim 31 further comprising:
a second word line to select a second row of the storage locations, the second word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
select logic to concurrently activate at least one of the word line segments included in the second word line and the variable number of the sets of word line segments in the first row.
41. The memory of claim 40 wherein further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
42. A memory comprising:
a memory array of storage locations
sense amplifier circuitry, including a plurality of sets of sense amplifiers coupled to respective sub-groups of the storage locations; and
first selection circuitry to selectively activate a variable number of the sets of sense amplifiers in accordance with a control value that indicates a pattern of the sets of sense amplifiers to be activated.
43. The memory of claim 42 further comprising:
a word line to select a first row of the storage locations the word line including a plurality of word line segments coupled to enable access to the respective sub-groups of the storage locations in the first row; and
second selection circuitry to selectively activate a variable number of the word line segments in accordance with the control value.
44. The memory of claim 43 further comprising:
a second word line to select a second row of the storage locations, the word line including a second plurality of word line segments each coupled to enable access to a respective sub-group of the storage locations in the second row; and
third selection circuitry to concurrently activate at least one of the word line segments included in the second word line in accordance with the control value.
45. The memory of claim 44 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance with the row address.
46. The memory of claim 42 further comprising a memory address tag to store an address, the address corresponding to a storage location of data sensed in at least one set of the sets of sense amplifiers.
47. The memory of claim 46 further comprising:
a valid tag to indicate whether the data latched in the at least one set of sense amplifiers is valid.
48. The memory of claim 46 further comprising:
a dirty tag to indicate that data has been written to the at least one set of sense amplifiers.
49. A memory comprising:
storage locations arranged in rows;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row:
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to concurrently activate a first word line segment included in the first word line and a second word line segments included in the second word line.
50. The memory of claim 49 further comprising a row decoder to receive a row address, the row decoder selecting both the first and second word lines in accordance to the row address.
51. The memory of claim 49 further comprising:
a first set of sense amplifiers coupled to a first sub-group of storage locations, the first sub-group of storage locations corresponding to the first word line segment included in the first word line; and
a second set of sense amplifiers coupled to a second sub-group of storage locations, the second sub-group of storage locations corresponding to the second word line segment included in the second word line.
52. The memory of claim 51 further comprising:
a memory address tag to store an address, the address corresponding to a storage location address of data sensed in the first set of sense amplifiers;
a valid tag to indicate whether the data sensed in the first set of sense amplifiers is valid; and
a dirty tag to indicate whether the data sensed in the first set of sense amplifiers data has been updated.
53. A memory comprising:
storage locations arranged in rows and columns;
sense amplifiers coupled respectively to the columns of storage locations, the sense amplifiers including first and second sets of sense amplifiers;
a first word line to select a first row of the storage locations, the first word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the first row;
a second word line to select a second row of the storage locations, the second word line including a plurality of word line segments coupled to enable access to respective sub-groups of the storage locations in the second row; and
selection circuitry to activate at least one of the word line segments included in the first word line to transfer contents of the corresponding sub-group of the storage locations in the first row to the first set of sense amplifiers and to activate at least one of the word line segments included in the second word line to transfer contents of the corresponding sub-group of the storage locations in the second row to the second set of sense amplifiers.
54. The memory of claim 53 further comprising a row decoder to receive a row address and to select both the first and second word lines in accordance with the row address.
55. The memory of claim 54 further comprising:
a memory address tag to store an address, the address corresponding to a storage location of data latched in the first sets of sense amplifiers;
a first tag to indicate whether the data latched in the first set of sense amplifiers is valid; and
a second tag to indicate whether the data has been written to the first set of sense amplifiers.
56. A method of operation in a memory, the method comprising:
receiving a control value that indicates sub-groups of a row of storage locations within a first row of the memory; and
activating more than one and fewer than all of a plurality of word line segments in accordance with the control value to enable access to the corresponding sub-groups of the storage locations in the first row.
57. The method of claim 56 further comprising storing an address in an address tag, the address being representative of one storage location of the storage locations in the first row.
58. The method of claim 56 wherein the memory further includes a plurality of sets of sense amplifiers each coupled to respective sub-groups of the storage locations in the first row, the method further including transferring data from storage locations corresponding to the activated plurality of word line segments in the first row to the corresponding plurality of sets of sense amplifiers.
59. The method of claim 58 further comprising:
inputting data from an external signal line;
writing the data to at least one sense amplifier of the plurality of sets of sense amplifiers; and
setting a dirty tag to indicate the writing of data to the at least one sense amplifier.
60. The method of claim 56 further comprising activating at least one word line segment of a plurality of word line segments in a second row to enable access to at least one corresponding sub-group of the storage locations in a second row.
61. The method of claim 60 wherein the control value is further indicative of the at least one corresponding sub-group of the storage locations within the second row.
62. The method of claim 56 wherein the memory further comprises a plurality of sets of sense amplifiers coupled to respective sub-groups of storage locations in the first row, the method further comprising:
transferring data from storage locations corresponding to at least one activated word line segment to a corresponding set of sense amplifiers; and
setting a valid bit to indicate that the data transferred is valid.
63. The method of claim 56 wherein the memory further comprises a first set of sense amplifiers coupled to a first sub-group of the storage locations in the first row and a second set of sense amplifiers coupled to a second sub-group of storage locations in a second row, the method further comprising:
transferring data corresponding to the first sub-group of the storage locations in the first row to the first set of sense amplifiers; and
transferring data corresponding to the second sub-group of storage locations in a second row to the second set of sense amplifiers.
64. The method of claim 56 wherein the control value includes a plurality of bits, each bit corresponding to a respective one of the plurality of word line segments in the first row.
65. The method of claim 56 further comprising receiving a sub-group selection activation signal, wherein the sub-groups of the storage locations in the first row corresponding to the control value are activated in accordance to the control value if the sub-group selection activation signal is in a first state.
US09/559,836 1996-12-20 2000-04-26 Memory and method for sensing sub-groups of memory elements Expired - Lifetime USRE37409E1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US09/559,836 USRE37409E1 (en) 1996-12-20 2000-04-26 Memory and method for sensing sub-groups of memory elements

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US08/771,303 US5748554A (en) 1996-12-20 1996-12-20 Memory and method for sensing sub-groups of memory elements
US09/559,836 USRE37409E1 (en) 1996-12-20 2000-04-26 Memory and method for sensing sub-groups of memory elements

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US08/771,303 Reissue US5748554A (en) 1996-12-20 1996-12-20 Memory and method for sensing sub-groups of memory elements

Publications (1)

Publication Number Publication Date
USRE37409E1 true USRE37409E1 (en) 2001-10-16

Family

ID=25091385

Family Applications (2)

Application Number Title Priority Date Filing Date
US08/771,303 Ceased US5748554A (en) 1996-12-20 1996-12-20 Memory and method for sensing sub-groups of memory elements
US09/559,836 Expired - Lifetime USRE37409E1 (en) 1996-12-20 2000-04-26 Memory and method for sensing sub-groups of memory elements

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US08/771,303 Ceased US5748554A (en) 1996-12-20 1996-12-20 Memory and method for sensing sub-groups of memory elements

Country Status (6)

Country Link
US (2) US5748554A (en)
EP (1) EP0946943B1 (en)
AU (1) AU5604698A (en)
DE (1) DE69723105T2 (en)
TW (1) TW412749B (en)
WO (1) WO1998028747A1 (en)

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20030156450A1 (en) * 2002-02-15 2003-08-21 Tomoki Higashi Semiconductor memory device using magnetoresistive effect
US6667896B2 (en) 2002-05-24 2003-12-23 Agilent Technologies, Inc. Grouped plate line drive architecture and method
US20050072994A1 (en) * 2003-10-01 2005-04-07 Dongbu Electronics Co., Ltd. CMOS image sensor and manufacturing method thereof
US20050146975A1 (en) * 2003-12-30 2005-07-07 Halbert John B. Method and apparatus for multiple row caches per bank
US20050146974A1 (en) * 2003-12-30 2005-07-07 Halbert John B. Method and apparatus for multiple row caches per bank
US20060039227A1 (en) * 2004-08-17 2006-02-23 Lawrence Lai Memory device having staggered memory operations
US20060067146A1 (en) * 2004-09-30 2006-03-30 Steven Woo Integrated circuit memory system having dynamic memory bank count and page size
US20060072366A1 (en) * 2004-09-30 2006-04-06 Ware Frederick A Multi-column addressing mode memory system including an integrated circuit memory device
US20060133124A1 (en) * 1999-12-23 2006-06-22 Nader Gamini Semiconductor package with a controlled impedance bus and method of forming same
US20070028060A1 (en) * 2005-08-01 2007-02-01 Ware Frederick A Low power memory device
US20080165562A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Fast, stable, sram cell using seven devices and hierarchical bit/sense line
US20080165561A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Hierarchical six-transistor sram
US20080165560A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Hierarchical 2T-DRAM with Self-Timed Sensing
US20080165601A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation eDRAM HIERARCHICAL DIFFERENTIAL SENSE AMP
US7500075B1 (en) 2001-04-17 2009-03-03 Rambus Inc. Mechanism for enabling full data bus utilization without increasing data granularity
US20100223426A1 (en) * 2001-02-28 2010-09-02 Rambus Inc. Variable-width memory
US8595459B2 (en) 2004-11-29 2013-11-26 Rambus Inc. Micro-threaded memory
US9214219B2 (en) 2011-08-30 2015-12-15 Rambus Inc. Distributed sub-page selection
US9256557B2 (en) 2006-05-02 2016-02-09 Rambus Inc. Memory controller for selective rank or subrank access
US9268719B2 (en) 2011-08-05 2016-02-23 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
US9330735B2 (en) 2011-07-27 2016-05-03 Rambus Inc. Memory with deferred fractional row activation

Families Citing this family (23)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPH10302471A (en) * 1997-02-28 1998-11-13 Mitsubishi Electric Corp Semiconductor memory
US6111813A (en) * 1997-09-30 2000-08-29 Winbond Electronics Corporation Apparatus and method for tracking dynamic sense amplifier enable signals with memory array accessing signals in a synchronous RAM
US5940329A (en) * 1997-12-17 1999-08-17 Silicon Aquarius, Inc. Memory architecture and systems and methods using the same
US6111808A (en) * 1998-03-02 2000-08-29 Hyundai Electronics Industries Co., Ltd. Semiconductor memory device
US6003121A (en) * 1998-05-18 1999-12-14 Intel Corporation Single and multiple channel memory detection and sizing
KR100278658B1 (en) * 1998-08-27 2001-01-15 윤종용 Internal Clock Generation Circuit with Analog Pumping Structure
JP3177966B2 (en) * 1998-11-12 2001-06-18 日本電気株式会社 Semiconductor storage device
JP3926506B2 (en) * 1999-05-28 2007-06-06 富士通株式会社 Semiconductor memory device
KR100344819B1 (en) * 1999-09-20 2002-07-19 주식회사 하이닉스반도체 Nonvolatile ferroelectric memory device and circuit for driving the same
US6760247B2 (en) * 2002-09-27 2004-07-06 Texas Instruments Incorporated Methods and apparatus for flexible memory access
JP4252297B2 (en) 2002-12-12 2009-04-08 株式会社日立製作所 LIGHT EMITTING ELEMENT AND DISPLAY DEVICE USING THE LIGHT EMITTING ELEMENT
US8607328B1 (en) 2005-03-04 2013-12-10 David Hodges Methods and systems for automated system support
US8332598B2 (en) * 2005-06-23 2012-12-11 Intel Corporation Memory micro-tiling request reordering
US7587521B2 (en) * 2005-06-23 2009-09-08 Intel Corporation Mechanism for assembling memory access requests while speculatively returning data
US7765366B2 (en) * 2005-06-23 2010-07-27 Intel Corporation Memory micro-tiling
US7558941B2 (en) * 2005-06-30 2009-07-07 Intel Corporation Automatic detection of micro-tile enabled memory
US8253751B2 (en) 2005-06-30 2012-08-28 Intel Corporation Memory controller interface for micro-tiled memory access
US7389194B2 (en) * 2005-07-06 2008-06-17 Rambus Inc. Driver calibration methods and circuits
KR100673694B1 (en) * 2005-10-10 2007-01-24 주식회사 하이닉스반도체 Semiconductor memory device with column decoder for consuming low power and read operation method of the same
US8878860B2 (en) * 2006-12-28 2014-11-04 Intel Corporation Accessing memory using multi-tiling
US7835202B2 (en) * 2007-06-26 2010-11-16 Broadcom Corporation Power-saving semiconductor memory
US9116781B2 (en) * 2011-10-17 2015-08-25 Rambus Inc. Memory controller and memory device command protocol
US8929164B2 (en) 2012-03-05 2015-01-06 Micron Technology, Inc. Apparatuses and methods for adjustment of data strobe signals

Citations (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377855A (en) * 1980-11-06 1983-03-22 National Semiconductor Corporation Content-addressable memory
US4542483A (en) * 1983-12-02 1985-09-17 At&T Bell Laboratories Dual stage sense amplifier for dynamic random access memory
US4569036A (en) * 1982-02-26 1986-02-04 Tokyo Shibaura Denki Kabushiki Kaisha Semiconductor dynamic memory device
US4646268A (en) * 1983-10-13 1987-02-24 Nec Corporation Semiconductor bipolar memory device operating in high speed
US4698788A (en) * 1985-07-01 1987-10-06 Motorola, Inc. Memory architecture with sub-arrays
US4700328A (en) * 1985-07-11 1987-10-13 Intel Corporation High speed and high efficiency layout for dram circuits
US4710902A (en) * 1985-10-04 1987-12-01 Motorola, Inc. Technique restore for a dynamic random access memory
US4730275A (en) * 1985-11-22 1988-03-08 Motorola, Inc. Circuit for reducing the row select voltage swing in a memory array
US4740921A (en) * 1985-10-04 1988-04-26 Motorola, Inc. Precharge of a dram data line to an intermediate voltage
US4758993A (en) * 1984-11-19 1988-07-19 Fujitsu Limited Random access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
US4787858A (en) * 1987-03-23 1988-11-29 Digital Equipment Corporation Latching system for computer plug
US4796230A (en) * 1987-06-24 1989-01-03 Intel Corporation Folded-cascode configured differential current steering column decoder circuit
US4800525A (en) * 1984-10-31 1989-01-24 Texas Instruments Incorporated Dual ended folded bit line arrangement and addressing scheme
US4811302A (en) * 1986-06-24 1989-03-07 Nec Corporation Dynamic semiconductor memory with improved sensing scheme
US4825413A (en) * 1987-02-24 1989-04-25 Texas Instruments Incorporated Bipolar-CMOS static ram memory device
US4837743A (en) * 1987-08-17 1989-06-06 Texas Instruments Incorporated Architecture for memory multiplexing
US4843264A (en) * 1987-11-25 1989-06-27 Visic, Inc. Dynamic sense amplifier for CMOS static RAM
US4862421A (en) * 1988-02-16 1989-08-29 Texas Instruments Incorporated Sensing and decoding scheme for a BiCMOS read/write memory
US4888732A (en) * 1987-02-23 1989-12-19 Matsushita Electric Industrial Co., Ltd. Dynamic random access memory having open bit line architecture
US4903344A (en) * 1987-07-07 1990-02-20 Oki Electric Industry Co., Ltd. Semiconductor memory device with staggered sense amplifiers
US4961168A (en) * 1987-02-24 1990-10-02 Texas Instruments Incorporated Bipolar-CMOS static random access memory device with bit line bias control
US4982370A (en) * 1985-10-04 1991-01-01 Mitsubishi Denki Kabushiki Kaisha Shared sense amplifier semiconductor memory
US4984196A (en) * 1988-05-25 1991-01-08 Texas Instruments, Incorporated High performance bipolar differential sense amplifier in a BiCMOS SRAM
US4991141A (en) * 1990-02-08 1991-02-05 Texas Instruments Incorporated Sense amplifier and method for sensing the outputs of static random access memory cells
US5046050A (en) * 1990-04-10 1991-09-03 National Semiconductor Corporation Shared BiCMOS sense amplifier
US5093806A (en) * 1988-02-16 1992-03-03 Tran Hiep V Sensing and decoding scheme for a bicmos read/write memory
US5111434A (en) * 1988-12-20 1992-05-05 Ltd. SamSung Electronics Co. Semiconductor memory device
US5119340A (en) * 1990-09-26 1992-06-02 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having latched repeaters for memory row line selection
US5121358A (en) * 1990-09-26 1992-06-09 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with power-on reset controlled latched row line repeaters
US5124951A (en) * 1990-09-26 1992-06-23 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with sequenced latched row line repeaters
US5124610A (en) * 1989-03-03 1992-06-23 E. F. Johnson Company Tritiated light emitting polymer electrical energy source
US5128897A (en) * 1990-09-26 1992-07-07 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having improved latched repeaters for memory row line selection
US5132931A (en) * 1990-08-28 1992-07-21 Analog Devices, Inc. Sense enable timing circuit for a random access memory
US5181205A (en) * 1990-04-10 1993-01-19 National Semiconductor Corporation Short circuit detector circuit for memory arrays
US5193072A (en) * 1990-12-21 1993-03-09 Vlsi Technology, Inc. Hidden refresh of a dynamic random access memory
US5193074A (en) 1990-02-09 1993-03-09 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having hierarchical row selecting lines
US5214610A (en) * 1989-09-22 1993-05-25 Texas Instruments Incorporated Memory with selective address transition detection for cache operation
US5241503A (en) * 1991-02-25 1993-08-31 Motorola, Inc. Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
US5249165A (en) * 1991-03-07 1993-09-28 Kabushiki Kaisha Toshiba Memory cell array divided type multi-port semiconductor memory device
US5251178A (en) * 1991-03-06 1993-10-05 Childers Jimmie D Low-power integrated circuit memory
US5263002A (en) * 1990-06-12 1993-11-16 Kabushiki Kaisha Toshiba Semiconductor memory device and its topography
US5267215A (en) * 1990-11-09 1993-11-30 Nec Corporation Semiconductor memory device with transfer gates arranged to subdivide bit lines
US5274596A (en) * 1987-09-16 1993-12-28 Kabushiki Kaisha Toshiba Dynamic semiconductor memory device having simultaneous operation of adjacent blocks
US5291444A (en) * 1991-12-23 1994-03-01 Texas Instruments Incorporated Combination DRAM and SRAM memory array
US5305280A (en) * 1991-04-04 1994-04-19 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having on the same chip a plurality of memory circuits among which data transfer is performed to each other and an operating method thereof
US5321646A (en) * 1991-04-09 1994-06-14 Mitsubishi Denki Kabushiki Kaisha Layout of a semiconductor memory device
US5337283A (en) * 1991-12-27 1994-08-09 Nec Corporation Dynamic random access memory device
US5343438A (en) * 1992-01-31 1994-08-30 Samsung Electronics Co., Ltd. Semiconductor memory device having a plurality of row address strobe signals
US5383159A (en) * 1992-09-17 1995-01-17 Sharp Kabushiki Kaisha Semiconductor memory device of alternately-activated open bit-line architecture
US5390308A (en) * 1992-04-15 1995-02-14 Rambus, Inc. Method and apparatus for address mapping of dynamic random access memory
US5406526A (en) 1992-10-01 1995-04-11 Nec Corporation Dynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
US5414662A (en) * 1990-04-06 1995-05-09 Mosaid Technologies Incorporated Dynamic random access memory using imperfect isolating transistors
US5418737A (en) * 1990-09-17 1995-05-23 Texas Instruments Incorporated DRAM with sub data lines and match lines for test
US5455802A (en) * 1992-12-22 1995-10-03 Sgs-Thomson Microelectronics, Inc. Dual dynamic sense amplifiers for a memory array
US5471425A (en) * 1993-03-10 1995-11-28 Fujitsu Limited Dynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating signal
US5485430A (en) * 1992-12-22 1996-01-16 Sgs-Thomson Microelectronics, Inc. Multiple clocked dynamic sense amplifier
US5517456A (en) 1993-11-02 1996-05-14 Nec Corporation Semiconductor memory device including a word line driving circuit of the divisional decoding type
US5587960A (en) 1994-11-15 1996-12-24 Sgs-Thomson Microelectronics Limited Integrated circuit memory device with voltage boost

Family Cites Families (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3272888B2 (en) * 1993-12-28 2002-04-08 株式会社東芝 Semiconductor storage device

Patent Citations (58)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4377855A (en) * 1980-11-06 1983-03-22 National Semiconductor Corporation Content-addressable memory
US4569036A (en) * 1982-02-26 1986-02-04 Tokyo Shibaura Denki Kabushiki Kaisha Semiconductor dynamic memory device
US4646268A (en) * 1983-10-13 1987-02-24 Nec Corporation Semiconductor bipolar memory device operating in high speed
US4542483A (en) * 1983-12-02 1985-09-17 At&T Bell Laboratories Dual stage sense amplifier for dynamic random access memory
US4800525A (en) * 1984-10-31 1989-01-24 Texas Instruments Incorporated Dual ended folded bit line arrangement and addressing scheme
US4758993A (en) * 1984-11-19 1988-07-19 Fujitsu Limited Random access memory device formed on a semiconductor substrate having an array of memory cells divided into sub-arrays
US4698788A (en) * 1985-07-01 1987-10-06 Motorola, Inc. Memory architecture with sub-arrays
US4700328A (en) * 1985-07-11 1987-10-13 Intel Corporation High speed and high efficiency layout for dram circuits
US4710902A (en) * 1985-10-04 1987-12-01 Motorola, Inc. Technique restore for a dynamic random access memory
US4740921A (en) * 1985-10-04 1988-04-26 Motorola, Inc. Precharge of a dram data line to an intermediate voltage
US4982370A (en) * 1985-10-04 1991-01-01 Mitsubishi Denki Kabushiki Kaisha Shared sense amplifier semiconductor memory
US4730275A (en) * 1985-11-22 1988-03-08 Motorola, Inc. Circuit for reducing the row select voltage swing in a memory array
US4811302A (en) * 1986-06-24 1989-03-07 Nec Corporation Dynamic semiconductor memory with improved sensing scheme
US4888732A (en) * 1987-02-23 1989-12-19 Matsushita Electric Industrial Co., Ltd. Dynamic random access memory having open bit line architecture
US4825413A (en) * 1987-02-24 1989-04-25 Texas Instruments Incorporated Bipolar-CMOS static ram memory device
US4961168A (en) * 1987-02-24 1990-10-02 Texas Instruments Incorporated Bipolar-CMOS static random access memory device with bit line bias control
US4787858A (en) * 1987-03-23 1988-11-29 Digital Equipment Corporation Latching system for computer plug
US4796230A (en) * 1987-06-24 1989-01-03 Intel Corporation Folded-cascode configured differential current steering column decoder circuit
US4903344A (en) * 1987-07-07 1990-02-20 Oki Electric Industry Co., Ltd. Semiconductor memory device with staggered sense amplifiers
US4837743A (en) * 1987-08-17 1989-06-06 Texas Instruments Incorporated Architecture for memory multiplexing
US5274596A (en) * 1987-09-16 1993-12-28 Kabushiki Kaisha Toshiba Dynamic semiconductor memory device having simultaneous operation of adjacent blocks
US4843264A (en) * 1987-11-25 1989-06-27 Visic, Inc. Dynamic sense amplifier for CMOS static RAM
US5093806A (en) * 1988-02-16 1992-03-03 Tran Hiep V Sensing and decoding scheme for a bicmos read/write memory
US4862421A (en) * 1988-02-16 1989-08-29 Texas Instruments Incorporated Sensing and decoding scheme for a BiCMOS read/write memory
US4984196A (en) * 1988-05-25 1991-01-08 Texas Instruments, Incorporated High performance bipolar differential sense amplifier in a BiCMOS SRAM
US5111434A (en) * 1988-12-20 1992-05-05 Ltd. SamSung Electronics Co. Semiconductor memory device
US5124610A (en) * 1989-03-03 1992-06-23 E. F. Johnson Company Tritiated light emitting polymer electrical energy source
US5214610A (en) * 1989-09-22 1993-05-25 Texas Instruments Incorporated Memory with selective address transition detection for cache operation
US4991141A (en) * 1990-02-08 1991-02-05 Texas Instruments Incorporated Sense amplifier and method for sensing the outputs of static random access memory cells
US5193074A (en) 1990-02-09 1993-03-09 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having hierarchical row selecting lines
US5414662A (en) * 1990-04-06 1995-05-09 Mosaid Technologies Incorporated Dynamic random access memory using imperfect isolating transistors
US5181205A (en) * 1990-04-10 1993-01-19 National Semiconductor Corporation Short circuit detector circuit for memory arrays
US5046050A (en) * 1990-04-10 1991-09-03 National Semiconductor Corporation Shared BiCMOS sense amplifier
US5263002A (en) * 1990-06-12 1993-11-16 Kabushiki Kaisha Toshiba Semiconductor memory device and its topography
US5132931A (en) * 1990-08-28 1992-07-21 Analog Devices, Inc. Sense enable timing circuit for a random access memory
US5418737A (en) * 1990-09-17 1995-05-23 Texas Instruments Incorporated DRAM with sub data lines and match lines for test
US5121358A (en) * 1990-09-26 1992-06-09 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with power-on reset controlled latched row line repeaters
US5119340A (en) * 1990-09-26 1992-06-02 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having latched repeaters for memory row line selection
US5124951A (en) * 1990-09-26 1992-06-23 Sgs-Thomson Microelectronics, Inc. Semiconductor memory with sequenced latched row line repeaters
US5128897A (en) * 1990-09-26 1992-07-07 Sgs-Thomson Microelectronics, Inc. Semiconductor memory having improved latched repeaters for memory row line selection
US5267215A (en) * 1990-11-09 1993-11-30 Nec Corporation Semiconductor memory device with transfer gates arranged to subdivide bit lines
US5193072A (en) * 1990-12-21 1993-03-09 Vlsi Technology, Inc. Hidden refresh of a dynamic random access memory
US5241503A (en) * 1991-02-25 1993-08-31 Motorola, Inc. Dynamic random access memory with improved page-mode performance and method therefor having isolator between memory cells and sense amplifiers
US5251178A (en) * 1991-03-06 1993-10-05 Childers Jimmie D Low-power integrated circuit memory
US5249165A (en) * 1991-03-07 1993-09-28 Kabushiki Kaisha Toshiba Memory cell array divided type multi-port semiconductor memory device
US5305280A (en) * 1991-04-04 1994-04-19 Mitsubishi Denki Kabushiki Kaisha Semiconductor memory device having on the same chip a plurality of memory circuits among which data transfer is performed to each other and an operating method thereof
US5321646A (en) * 1991-04-09 1994-06-14 Mitsubishi Denki Kabushiki Kaisha Layout of a semiconductor memory device
US5291444A (en) * 1991-12-23 1994-03-01 Texas Instruments Incorporated Combination DRAM and SRAM memory array
US5337283A (en) * 1991-12-27 1994-08-09 Nec Corporation Dynamic random access memory device
US5343438A (en) * 1992-01-31 1994-08-30 Samsung Electronics Co., Ltd. Semiconductor memory device having a plurality of row address strobe signals
US5390308A (en) * 1992-04-15 1995-02-14 Rambus, Inc. Method and apparatus for address mapping of dynamic random access memory
US5383159A (en) * 1992-09-17 1995-01-17 Sharp Kabushiki Kaisha Semiconductor memory device of alternately-activated open bit-line architecture
US5406526A (en) 1992-10-01 1995-04-11 Nec Corporation Dynamic random access memory device having sense amplifier arrays selectively activated when associated memory cell sub-arrays are accessed
US5455802A (en) * 1992-12-22 1995-10-03 Sgs-Thomson Microelectronics, Inc. Dual dynamic sense amplifiers for a memory array
US5485430A (en) * 1992-12-22 1996-01-16 Sgs-Thomson Microelectronics, Inc. Multiple clocked dynamic sense amplifier
US5471425A (en) * 1993-03-10 1995-11-28 Fujitsu Limited Dynamic random access memory having sense amplifier control circuit supplied with external sense amplifier activating signal
US5517456A (en) 1993-11-02 1996-05-14 Nec Corporation Semiconductor memory device including a word line driving circuit of the divisional decoding type
US5587960A (en) 1994-11-15 1996-12-24 Sgs-Thomson Microelectronics Limited Integrated circuit memory device with voltage boost

Non-Patent Citations (13)

* Cited by examiner, † Cited by third party
Title
"Two-Dimensional Power-Line Selection Scheme for Low Subthreshold-Current Multi-Gigabit DRAM's", IEEE Journal of Solid-State Circuits, vol. 29, No. 8, Aug. 1994, pp. 887-893.*
A 30ns 256-Mb DRAM with a Multidivided Array Structure, IEEE Journal of Solid-State Circuits, vol. 28, No. 11, Nov. 1993, pp. 1092-1097.*
FA 14.4: A 150 MHz 8-Banks 256M Synchronous DRAM with Wave Pipelining Methods, IEEE International Solid-State Circuits Conference, 1995, pp. 250-251, 192-193, 356-357.*
FA 142: A 29ns 64 Mb DRAM with Hierarchical Array Architecture, IEEE International Solid-State Circuits Conference, 1995, p. 246-247, 188-189, 355.*
H. Toshihiko., "A 20-ns 4Mb CMOS SRAM with Hierarchical Word Decoding Architecture," IEEE Journal of Solid State Circuits, vol. 25 No. 5, pp. 1068-1074 (Oct. 1990).
Session XVIII: STATIC RAMs, FAM 18.6: A 64Kb CMOS RAM, IEEE International Solid-State Circuits Conference, 1982, pp. 258-259. *
SP 23.1: A 60ns 1 Mb Nonvolatile Ferroelectric Memory with Non-Driven Cell Plate Line Write/Read Scheme, IEEE International Solid-State Circuits Conference, 1996, pp. 368-369.*
SP 23.2: A 1MB, 100MHz Integrated L2 Cache Memory with 128b Interface and ECC Protection, IEEE International Solid-State Circuits Conference, 1996, pp. 370-371.*
SP 23.3: A 7.68GIPS 3.84GB/s 1W Parallel Image-Processing RAM Integrating a 16Mb DRAM and 128 Processors, IEEE International Solid-State Circuits Conference, 1996, pp. 372-373, 298-299, 479.*
SP 23.4: A 2.5ns Clock Access 250MHz 256Mb SDRAM with a Synchronous Mirror Delay, IEEE International Solid-State Circuits Conference, 1996, pp. 374-375, 300-301, 480.*
SP 23.5: A 16.GB/s Data-Rate 1Gb Synchronous DRAM with Hierarchical Square-Shaped Memory Block and Distributed Bank Architecture, IEEE International Solid-State Circuits Conference, 1996, pp. 376-377.*
SP 23.6 A 32-Bank 1 Gb DRAM with 1GB/s Bandwidth, IEEE International Solid-State Circuits Conference, 1996, pp. 378-379, 304-305, 481-482.*
WP 3.5: A 30ns 256Mb DRAM with Multi-Divided Array Structure, IEEE International Solid-State Circuits Conference, 1993, pp. 50-51, 40-41, 215.*

Cited By (67)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20100072605A1 (en) * 1999-12-23 2010-03-25 Nader Gamini Semiconductor Package With a Controlled Impedance Bus and Method of Forming Same
US20060133124A1 (en) * 1999-12-23 2006-06-22 Nader Gamini Semiconductor package with a controlled impedance bus and method of forming same
US8076759B2 (en) 1999-12-23 2011-12-13 Rambus Inc. Semiconductor package with a controlled impedance bus and method of forming same
US7626248B2 (en) 1999-12-23 2009-12-01 Rambus Inc. Semiconductor package with a controlled impedance bus
US8112608B2 (en) 2001-02-28 2012-02-07 Rambus Inc. Variable-width memory
US20100223426A1 (en) * 2001-02-28 2010-09-02 Rambus Inc. Variable-width memory
US8412906B2 (en) 2001-02-28 2013-04-02 Rambus Inc. Memory apparatus supporting multiple width configurations
US9824036B2 (en) 2001-02-28 2017-11-21 Rambus Inc. Memory systems with multiple modules supporting simultaneous access responsive to common memory commands
US8769234B2 (en) 2001-02-28 2014-07-01 Rambus Inc. Memory modules and devices supporting configurable data widths
US9257151B2 (en) 2001-02-28 2016-02-09 Rambus Inc. Printed-circuit board supporting memory systems with multiple data-bus configurations
US7500075B1 (en) 2001-04-17 2009-03-03 Rambus Inc. Mechanism for enabling full data bus utilization without increasing data granularity
US7126843B2 (en) * 2002-02-15 2006-10-24 Kabushiki Kaisha Toshiba Semiconductor memory device using magnetoresistive effect
US20030156450A1 (en) * 2002-02-15 2003-08-21 Tomoki Higashi Semiconductor memory device using magnetoresistive effect
US6667896B2 (en) 2002-05-24 2003-12-23 Agilent Technologies, Inc. Grouped plate line drive architecture and method
US20050072994A1 (en) * 2003-10-01 2005-04-07 Dongbu Electronics Co., Ltd. CMOS image sensor and manufacturing method thereof
US7050351B2 (en) 2003-12-30 2006-05-23 Intel Corporation Method and apparatus for multiple row caches per bank
US20050146975A1 (en) * 2003-12-30 2005-07-07 Halbert John B. Method and apparatus for multiple row caches per bank
US20050146974A1 (en) * 2003-12-30 2005-07-07 Halbert John B. Method and apparatus for multiple row caches per bank
US6990036B2 (en) * 2003-12-30 2006-01-24 Intel Corporation Method and apparatus for multiple row caches per bank
US20060039227A1 (en) * 2004-08-17 2006-02-23 Lawrence Lai Memory device having staggered memory operations
US8190808B2 (en) 2004-08-17 2012-05-29 Rambus Inc. Memory device having staggered memory operations
US7505356B2 (en) 2004-09-30 2009-03-17 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US8908466B2 (en) 2004-09-30 2014-12-09 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US8050134B2 (en) 2004-09-30 2011-11-01 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US8432766B2 (en) 2004-09-30 2013-04-30 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US20060072366A1 (en) * 2004-09-30 2006-04-06 Ware Frederick A Multi-column addressing mode memory system including an integrated circuit memory device
US7907470B2 (en) 2004-09-30 2011-03-15 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US20060067146A1 (en) * 2004-09-30 2006-03-30 Steven Woo Integrated circuit memory system having dynamic memory bank count and page size
US8154947B2 (en) 2004-09-30 2012-04-10 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US7254075B2 (en) * 2004-09-30 2007-08-07 Rambus Inc. Integrated circuit memory system having dynamic memory bank count and page size
US7280428B2 (en) 2004-09-30 2007-10-09 Rambus Inc. Multi-column addressing mode memory system including an integrated circuit memory device
US7755968B2 (en) 2004-09-30 2010-07-13 Rambus Inc. Integrated circuit memory device having dynamic memory bank count and page size
US9292223B2 (en) 2004-11-29 2016-03-22 Rambus Inc. Micro-threaded memory
US11797227B2 (en) 2004-11-29 2023-10-24 Rambus Inc. Memory controller for micro-threaded memory operations
US10331379B2 (en) 2004-11-29 2019-06-25 Rambus Inc. Memory controller for micro-threaded memory operations
US9652176B2 (en) 2004-11-29 2017-05-16 Rambus Inc. Memory controller for micro-threaded memory operations
US8595459B2 (en) 2004-11-29 2013-11-26 Rambus Inc. Micro-threaded memory
US9257159B2 (en) 2005-08-01 2016-02-09 Rambus Inc. Low power memory device
US20070028060A1 (en) * 2005-08-01 2007-02-01 Ware Frederick A Low power memory device
US7660183B2 (en) 2005-08-01 2010-02-09 Rambus Inc. Low power memory device
US20080140974A1 (en) * 2005-08-01 2008-06-12 Ware Frederick A Low power memory device
US7916570B2 (en) 2005-08-01 2011-03-29 Rambus Inc. Low power memory device
US9256557B2 (en) 2006-05-02 2016-02-09 Rambus Inc. Memory controller for selective rank or subrank access
US11467986B2 (en) 2006-05-02 2022-10-11 Rambus Inc. Memory controller for selective rank or subrank access
US10795834B2 (en) 2006-05-02 2020-10-06 Rambus Inc. Memory controller for selective rank or subrank access
US10191866B2 (en) 2006-05-02 2019-01-29 Rambus Inc. Memory controller for selective rank or subrank access
US7460423B2 (en) 2007-01-05 2008-12-02 International Business Machines Corporation Hierarchical 2T-DRAM with self-timed sensing
US20080308941A1 (en) * 2007-01-05 2008-12-18 International Business Machines Corporation Hierarchical 2t-dram with self-timed sensing
US7460387B2 (en) 2007-01-05 2008-12-02 International Business Machines Corporation eDRAM hierarchical differential sense amp
US20080165601A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation eDRAM HIERARCHICAL DIFFERENTIAL SENSE AMP
US7821858B2 (en) 2007-01-05 2010-10-26 International Business Machines Corporation eDRAM hierarchical differential sense AMP
US20080165560A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Hierarchical 2T-DRAM with Self-Timed Sensing
US7709299B2 (en) 2007-01-05 2010-05-04 International Business Machines Corporation Hierarchical 2T-DRAM with self-timed sensing
US7499312B2 (en) 2007-01-05 2009-03-03 International Business Machines Corporation Fast, stable, SRAM cell using seven devices and hierarchical bit/sense line
US20080165561A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Hierarchical six-transistor sram
US7471546B2 (en) 2007-01-05 2008-12-30 International Business Machines Corporation Hierarchical six-transistor SRAM
US20080165562A1 (en) * 2007-01-05 2008-07-10 International Business Machines Corporation Fast, stable, sram cell using seven devices and hierarchical bit/sense line
US9911468B2 (en) 2011-07-27 2018-03-06 Rambus Inc. Memory with deferred fractional row activation
US10388337B2 (en) 2011-07-27 2019-08-20 Rambus Inc. Memory with deferred fractional row activation
US9570126B2 (en) 2011-07-27 2017-02-14 Rambus Inc. Memory with deferred fractional row activation
US10811062B2 (en) 2011-07-27 2020-10-20 Rambus Inc. Deferred fractional memory row activation
US11270741B2 (en) 2011-07-27 2022-03-08 Rambus Inc. Deferred fractional memory row activation
US9330735B2 (en) 2011-07-27 2016-05-03 Rambus Inc. Memory with deferred fractional row activation
US11804250B2 (en) 2011-07-27 2023-10-31 Rambus Inc. Memory with deferred fractional row activation
US9666250B2 (en) 2011-08-05 2017-05-30 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
US9268719B2 (en) 2011-08-05 2016-02-23 Rambus Inc. Memory signal buffers and modules supporting variable access granularity
US9214219B2 (en) 2011-08-30 2015-12-15 Rambus Inc. Distributed sub-page selection

Also Published As

Publication number Publication date
DE69723105T2 (en) 2004-05-06
EP0946943A1 (en) 1999-10-06
US5748554A (en) 1998-05-05
AU5604698A (en) 1998-07-17
WO1998028747A1 (en) 1998-07-02
DE69723105D1 (en) 2003-07-31
EP0946943B1 (en) 2003-06-25
TW412749B (en) 2000-11-21

Similar Documents

Publication Publication Date Title
USRE37409E1 (en) Memory and method for sensing sub-groups of memory elements
US6967885B2 (en) Concurrent refresh mode with distributed row address counters in an embedded DRAM
US5276642A (en) Method for performing a split read/write operation in a dynamic random access memory
US5226009A (en) Semiconductor memory device supporting cache and method of driving the same
US6937535B2 (en) Semiconductor memory device with reduced data access time
JPH0757457A (en) Memory device
CA2345845C (en) Bitline precharge
US7917692B2 (en) Method and system for using dynamic random access memory as cache memory
US5432733A (en) Semiconductor memory device
JPH041955B2 (en)
US6023428A (en) Integrated circuit device having a memory array with segmented bit lines and method of operation
US6724645B1 (en) Method and apparatus for shortening read operations in destructive read memories
JP2823466B2 (en) Semiconductor storage device
US6130855A (en) Latching wordline driver for multi-bank memory
US6330202B1 (en) Semiconductor memory device having write data line
US5481496A (en) Semiconductor memory device and method of data transfer therefor
KR100389750B1 (en) Semiconductor memory device that can access two regions alternately at high speed
US6070229A (en) Cache memory cell with a pre-programmed state
JPH02148496A (en) Semiconductor memory and data transferring method
JP2740486B2 (en) Semiconductor storage device
JPH1173763A (en) Semiconductor integrated circuit device
US20230221871A1 (en) Memory device and operating method thereof
JP2002230966A (en) Ferroelectric memory
US6046958A (en) Latching wordline driver for multi-bank memory
JP3966506B2 (en) Semiconductor memory device

Legal Events

Date Code Title Description
FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

SULP Surcharge for late payment
FPAY Fee payment

Year of fee payment: 8

FPAY Fee payment

Year of fee payment: 12