USRE28386E - Method of treating semiconductor devices to improve lifetime - Google Patents
Method of treating semiconductor devices to improve lifetime Download PDFInfo
- Publication number
- USRE28386E USRE28386E US31774372A USRE28386E US RE28386 E USRE28386 E US RE28386E US 31774372 A US31774372 A US 31774372A US RE28386 E USRE28386 E US RE28386E
- Authority
- US
- United States
- Prior art keywords
- atmosphere
- substrate
- layer
- semiconductor
- metal
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Expired
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L23/00—Details of semiconductor or other solid state devices
- H01L23/28—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection
- H01L23/29—Encapsulations, e.g. encapsulating layers, coatings, e.g. for protection characterised by the material, e.g. carbon
- H01L23/291—Oxides or nitrides or carbides, e.g. ceramics, glass
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J29/00—Details of cathode-ray tubes or of electron-beam tubes of the types covered by group H01J31/00
- H01J29/02—Electrodes; Screens; Mounting, supporting, spacing or insulating thereof
- H01J29/10—Screens on or from which an image or pattern is formed, picked up, converted or stored
- H01J29/36—Photoelectric screens; Charge-storage screens
- H01J29/39—Charge-storage screens
- H01J29/45—Charge-storage screens exhibiting internal electric effects caused by electromagnetic radiation, e.g. photoconductive screen, photodielectric screen, photovoltaic screen
- H01J29/451—Charge-storage screens exhibiting internal electric effects caused by electromagnetic radiation, e.g. photoconductive screen, photodielectric screen, photovoltaic screen with photosensitive junctions
- H01J29/453—Charge-storage screens exhibiting internal electric effects caused by electromagnetic radiation, e.g. photoconductive screen, photodielectric screen, photovoltaic screen with photosensitive junctions provided with diode arrays
- H01J29/455—Charge-storage screens exhibiting internal electric effects caused by electromagnetic radiation, e.g. photoconductive screen, photodielectric screen, photovoltaic screen with photosensitive junctions provided with diode arrays formed on a silicon substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J9/00—Apparatus or processes specially adapted for the manufacture, installation, removal, maintenance of electric discharge tubes, discharge lamps, or parts thereof; Recovery of material from discharge tubes or lamps
- H01J9/20—Manufacture of screens on or from which an image or pattern is formed, picked up, converted or stored; Applying coatings to the vessel
- H01J9/233—Manufacture of photoelectric screens or charge-storage screens
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L27/00—Devices consisting of a plurality of semiconductor or other solid-state components formed in or on a common substrate
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/0001—Technical content checked by a classifier
- H01L2924/0002—Not covered by any one of groups H01L24/00, H01L24/00 and H01L2224/00
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/043—Dual dielectric
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/049—Equivalence and options
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/053—Field effect transistors fets
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10S—TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10S148/00—Metal treatment
- Y10S148/118—Oxide films
Definitions
- ABSTRACT OF THE DISCLOSURE The stability and lifetime of a device comprising a semiconductor body covered by an insulating layer is improved by thermally growing at least part of the insulating layer in an atmosphere comprising oxygen and hydrogen chloride, and substantially free of water vapor. The device is heated in this atmosphere to establish a gradient for out-dilfusion of certain deleterious metals from the device.
- This invention relates to a method for treating semiconductor devices so as to improve the carrier lifetime thereof.
- semiconductor devices include at least one region of semiconductor material covered by an overlying layer of insulating material.
- metal-oxide-semiconductor field effect devices as well as planar devices (in which a protective insulating layer overlies the semiconductor surface at points where one or more P-N junction regions within the semiconductor material extend to the surface), employ this construction.
- the specific example set forth in application Ser. No. 714,577 involves subjecting the semiconductor surface to an atmosphere comprising water vapor and hydrogen chloride.
- the water vapor rapidly oxidizes the semiconductor surface to (i) form the (silicon dioxide) insulating layer by thermal oxidation of the underlying silicon material, so that the insulating layer protects the semiconductor surface from undesirable etching by the hydrogen chloride gas, and the hydrogen chloride acts to (ii) convert certain deleterious metals to volatile chlorides at the exposed surface of the insulating layer, so that these chlorides leave the exposed surface to establish a gradient for outdiffusion of such deleterious metals from the semiconductor device.
- an object of the present invention is to provide an improved method for treating semiconductor devices of the type described to considerably increase the carrier lifetime thereof.
- the invention is applicable to a semiconductor device manufacturing process in which a layer of insulating material is formed on at least a part of an operating semiconductor region of an active semiconductor element.
- the invention relates to an improvement in which the insulating layer is exposed to an atmosphere comprising a hydrogen halide, the atmosphere being maintained substantially free of Water vapor.
- the semiconductor device is heated in this atmosphere at a temperature sufficient to convert a deleterious metal in the device to the metal halide.
- the temperature is sufficient to volatilize the halide at the exposed surface of the insulating layer so as to establish a gradient for out-diffusion of the deleterious metal from the semiconductor device toward the exposed insulating surface.
- FIG. 1 shows a silicon vidicon target structure manufactured according to the invention.
- a monocrystalline silicon wafer is cleaned by conventional methods.
- the wafer is then gas etched at 1100 C. in an atmosphere comprising hydrogen and including a volumetric concentration of hydrogen chloride on the order of 1%.
- This etching treatment is carried out for a sufiicient time to remove approximately 4 microns of silicon from the exposed surface of the wafer.
- the wafer is then allowed to cool, and the hydrogen/ hydrogen chloride atmosphere is replaced by dry oxygen.
- the silicon wafer is exposed to the dry oxygen for approximately 3 minutes at a temperature on the order of 1200 C. in order to form a thin protective thermally grown silicon dioxide layer on the semiconductor surface.
- the purpose of this thin initial layer is to preclude undesirable etching of the silicon surface when hydrogen chloride gas is subsequently introduced into the oxygen atmosphere.
- a 1% volumetric concentration of hydrogen chloride is introduced into the dry oxygen atmosphere, and the semiconductor wafer is treated in this atmosphere at the 1200 C. temperature for approximately 4 hours. During this time, the thickness of the oxide layer increases, and the hydrogen chloride acts to remove deleterious lifetime killing contaminants from the semiconductor-insulator structure.
- the atmosphere is changed to helium in order to remove any residual hydrogen chloride from the treated wafer.
- the Wafer is allowed to cool and then annealed in a hydrogen atmosphere at a temperature on the order of 500 C. for a time on the order of 15 minutes.
- the annealing process improves performance of devices manufactured from the silicon/silicon dioxide composite by reducing or eliminating surface states at the semiconductor-insulator interface.
- a capacitance-voltage curve obtained from a wafer processed according to the method described above showed no measurable oxide charge, surface states or polarization.
- the carrier lifetime of a wafer processed as described above was measured by applying an evaporated aluminum electrode to the exposed surface of the silicon dioxide layer, and subjecting the resultant structure to a large voltage pulse, applied between the aluminum electrode and the semiconductor material, in a polarity so as to establish a large depletion region at the semiconductor surface adjacent the electrode.
- the carrier lifetime was determined by measuring the time constant associated with relaxation of the depletion region to its equilibrium condition. This measuring technique is described in detail in a paper by F. P. Heiman entitled On the Determination of Minority Carrier Lifetime From the Transient Response of an MOS Capacitor,” published in the IEEE Transactions on Electron Devices, November 1967, p. 781.
- This measurement technique indicated a carrier lifetime on the order of to 300 microseconds, whereas the same measurement, when taken on a wafer processed as described above but without the addition of hydrogen chloride to the oxygen atmosphere, yielded a lifetime of 0.2 to 1.0 microsecond.
- any hydrogen halide which does not remove the silicon dioxide insulating layer may be employed
- hydrogen bromide and hydrogen iodide may be substituted for the hydrogen chloride.
- the process of our invention may, e.g., be carried out in either a resistance heated or a cold wall (induction heated) furnace.
- heat treatment in an atmosphere comprising dry oxygen and hydrogen chloride results in an increase of carrier lifetime by a factor of 10 to 1000 or more.
- the absence of water vapor during our heat treatment process was confirmed by monitoring the oxidation rate of the silicon semiconductor material, it being well known that silicon oxidizes much more rapidly in water vapor than in a dry oxygen atmosphere.
- Our process is particularly applicable to the manufacture of a light sensitive image pickup tube (hereinafter referred to as a silicon vidicon) which employs an electron beam addressed silicon diode array of the type shown in FIG. 1.
- a silicon vidicon which employs an electron beam addressed silicon diode array of the type shown in FIG. 1.
- Such a structure requires relatively high (on the order of 10 micro seconds or more) carrier lifetimes in the semiconductor material; such lifetimes may be reproducibly attained by the process of our invention.
- a target 1 is scanned by a low velocity electron beam 2 emanating from a cathode 3.
- the electron beam 2 is formed, collimated, focussed, deflected and accelerated by a suitable electrongun structure (not shown).
- a suitable electrongun structure not shown.
- the electron beam 2 may have a circular cross-section with a diameter on the order of 1 mil.
- the target 1 comprises a substrate 4 of monocystalline semiconductor material, preferably silicon, of one conductivity type into which a large number of small regions 5 of opposite conductivity type are diffused.
- the substrate 4 is of N type conductivity and the diffused regions 5 are of P type conductivity.
- the diffused P type regions 5 are of a diameter substantially smaller than the diameter of the electron beam 2, so that the beam 2 subtends a number of the regions 5, thus making it unnecessary to register the beam 2 with the individual regions.
- Each of the diffused P type regions has a small P-N junction 6 to form a diode in conjunction with the substrate 4.
- the exposed surface of the substrate 4 adjacent the P type regions 5 is provided with a thin silicon dioxide coating 7 which overlies and protects the P-N junctions 6 where they extend to the semiconductor surface.
- a thin surface layer 8 of relatively high electrical conductivity is disposed adjacent the opposite surface of the substrate 4, i.e. the surface which may be illuminated by a light image to be scanned.
- the conductive layer 8 may comprise a layer of N+ conductivity type formed by diffusion of a suitable donor impurity into the substrate 4.
- the conductive layer 8 and the substrate 4 are sufficiently thin so that carriers generated by the light incident upon the exposed surface of the layer 8 may penetrate the substrate 4 to reach the P-N junctions 6.
- the substrate 4 is supported by a ring 9 of relatively thick semiconductor material, which may be secured to the inside envelope of the silicon vidicon tube.
- Each of the P-N junctions 6 is reverse biased by means of (i) a voltage source 10, which may typically have a value on the order of 10 volts, and (ii) a load resistor 11, which may typically have a value on the order of several hundred thousand ohms.
- a voltage source 10 which may typically have a value on the order of 10 volts
- a load resistor 11 which may typically have a value on the order of several hundred thousand ohms.
- the incident light discharges the individual diodes by generating electron-hole pairs in the vicinity of the associated P-N junctions. These generated electrons and holes diffuse into the P-N junction region and are swept across the junction by the associated space charge field therein, thus serving to discharge the associated diodes. A number of the carriers created by the incident photons recombine and are lost, so that they do not contribute to discharge of the associated diodes. This recombination reduces the collection efiiciency of the target 1, and directly degrades the sensitivity of the Cilicon Vidicon.
- the collection efficiency may be improved by increasing the bulk carrier lifetime and the surface recombination velocity of the semiconductor material comprising the target 1. Specifically, long carrier lifetimes and low recombination velocities provide high collection efiiciency and therefore improve optical sensitivity.
- the target 1 may be manufactured by providing a silicon substrate 4 of N type conductivity, having an N+ surface layer 8 diffused therein. To form the P type regions 5, the corresponding surface of the substrate 4 is coated with a thermally grown silicon dioxide layer 7, which may typically have a thickness on the order of 0.5 to 1 micron.
- the silicon dioxide layer 7 is grown in an atmosphere comprising dry oxygen and a volumetric concentration of hydrogen chloride on the order of 1%, in the manner previously described.
- borosilicate glass may be employed as the impurity source. During or after the diffusion process, the borosilicate glass may be exposed to an atmosphere comprising hydrogen chloride, the atmosphere being substantially free of water vapor, in order to further improve the carrier lifetime of the semiconductor material in the manner previously described.
- the portion of the borosilicate glass layer overlying the active P type regions 5 may be removed by 'photoetching.
- a substrate having a number of operating semiconductor regions forming at least one active semiconductor element, at least one of said regions being contiguous with a given surface of said substrate;
- said atmosphere comprises (i) substantially dry oxygen and (ii) hydrogen chloride, hydrogen bromide or hydrogen iodide.
- said semiconductor material comprises silicon and said insulating layer comprises silicon dioxide, at least a part of said silicon dioxide layer being thermally grown during at least a part of said exposing step.
- halide comprises hydrogen chloride at a. volumetric concentration in the range of 0.1 to 2%.
- halide comprises hydrogen chloride at a volumetric concentration on the order of 1%, said atmosphere being maintained at normal atmospheric pressure.
- a process for manufacturing an electron beam addressed semiconductor diode array target structure comprising the steps of:
Abstract
1. IN A PROCESS FOR MANUFACTURING A SEMICONDUCTOR DEVICE, COMPRISING THE STEPS OF: PROVIDING A SUBSTRATE HAVING A NUMNER OF OPERATING SEMICONDUCTOR REGIONS FORMING AT LEAST ONE ACTIVE SEMICONDUCTOR ELEMENT, AT LEAST ONE OF SAID REGIONS BEING CONTIGUOUS WITH A GIVEN SURFACE OF SAID SUBSTRATE; FROMING A LAYER OF INSULATING MATERIAL ON SAID GIVEN SURFACE OVERLYING AT LEAST A PART OF SAID AT ONE REGION, SAID DEVICE INCLUDING AT LEAST ONE DELETERIOUS METAL INGREDIENT; EXPOSING SAID LAYER TO AN ATMOSPHERE COMPRISING A HYDROGEN HALIDE; AMD HEATING SAID SUBSTRATE TO A GIVEN TEMPERATURE SUFFICIENT TO CONVERT SAID METAL TO THE METAL HALIDE AND TO VOLATILIZE THE HALIDE AT THE EXPOSED SURFACE OF SAID INSULATING LAYER, THEREBY ESTABLISHING A GRADIENT FOR OUT-DIFFUSION OF SAID METAL FROM SAID DEVICE TOWARD SAID EXPOSED SURFACE, THE IMPROVEMENT WHEREIN SAID ATMOSPHERE IS MAINTAINED SUBSTANTIALLY FREE OF WATER VAPOR.
Description
April 8, 1975 P. HEIMAN 21 A1. Re. 28,386
IIETHOD OI TREATING SEMICONDUCTOR DEVICES TO IHPRD E LIFETIME ori inal Filed April 11, 1968 Ward awn/r Z/Mr M146? IN VEN TORS Frederic .Qfeiman Qaul 9L obmson WM BY ATMUEY "United States Patent Re. 28,386 Reissued Apr. 8, 1975 28,386 METHOD OF TREATING SEMICONDUCTOR DEVICES TO IMPROVE LIFETIME Frederic P. Heiman, East Brunswick, and Paul H. Robinson, Trenton, N.J., assignors to RCA Corporation Original No. 3,556,880, dated Jan. 19, 1971, Ser. No. 720,538, Apr. 11, 1968. Application for reissue Dec. 22, 1972, Ser. No. 317,743
Int. Cl. H011 7/34, 7/44 US. Cl. 148-191 14 Claims Matter enclosed in heavy brackets [II appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue.
ABSTRACT OF THE DISCLOSURE The stability and lifetime of a device comprising a semiconductor body covered by an insulating layer is improved by thermally growing at least part of the insulating layer in an atmosphere comprising oxygen and hydrogen chloride, and substantially free of water vapor. The device is heated in this atmosphere to establish a gradient for out-dilfusion of certain deleterious metals from the device.
BACKGROUND OF THE INVENTION This invention relates to a method for treating semiconductor devices so as to improve the carrier lifetime thereof.
Many semiconductor devices include at least one region of semiconductor material covered by an overlying layer of insulating material. In particular, metal-oxide-semiconductor field effect devices, as well as planar devices (in which a protective insulating layer overlies the semiconductor surface at points where one or more P-N junction regions within the semiconductor material extend to the surface), employ this construction.
In many semiconductor devices of this type, it is important that instabilities due to surface states at the semiconductor-insulator interface and to trapped charges in the insulating layer be substantially eliminated. This requirement is especially severe in field effect devices employing the insulating layer as a biased dielectric.
In other applications, such as the recently introduced silicon vidicon structure (see. e.g., E. I. Gordon, A Solid-State Electron Tube for the Picturephone Set. Bell Laboratories Record. June 1967, pp. 1759), it is important that the semiconductor material exhibit a relatively long carrier lifetime. A technique has been developed for improving the stability of semiconductor-insulator structures of the type described by treating the insulating layer with an atmosphere which includes hydrogen chloride. This technique is described in US. patent application Ser. No. 714,577, filed Mar. 21, 1968; now Pat. No. 3,556,879, by Alfred Mayer, and assigned to the assignee of the instant application.
The specific example set forth in application Ser. No. 714,577 involves subjecting the semiconductor surface to an atmosphere comprising water vapor and hydrogen chloride. The water vapor rapidly oxidizes the semiconductor surface to (i) form the (silicon dioxide) insulating layer by thermal oxidation of the underlying silicon material, so that the insulating layer protects the semiconductor surface from undesirable etching by the hydrogen chloride gas, and the hydrogen chloride acts to (ii) convert certain deleterious metals to volatile chlorides at the exposed surface of the insulating layer, so that these chlorides leave the exposed surface to establish a gradient for outdiffusion of such deleterious metals from the semiconductor device.
While the treatment process described in application Ser. No. 714,577 substantially eliminates instability due to surface states and residual charge or polarization, it produces only a limited improvement in carrier lifetime.
Accordingly, an object of the present invention is to provide an improved method for treating semiconductor devices of the type described to considerably increase the carrier lifetime thereof.
SUMMARY OF THE INVENTION The invention is applicable to a semiconductor device manufacturing process in which a layer of insulating material is formed on at least a part of an operating semiconductor region of an active semiconductor element. The invention relates to an improvement in which the insulating layer is exposed to an atmosphere comprising a hydrogen halide, the atmosphere being maintained substantially free of Water vapor.
The semiconductor device is heated in this atmosphere at a temperature sufficient to convert a deleterious metal in the device to the metal halide. The temperature is sufficient to volatilize the halide at the exposed surface of the insulating layer so as to establish a gradient for out-diffusion of the deleterious metal from the semiconductor device toward the exposed insulating surface.
In the drawing:
FIG. 1 shows a silicon vidicon target structure manufactured according to the invention.
DETAILED DESCRIPTION In order to provide a substantial increase in the carrier lifetime of a semiconductor material, it is necessary to remove from the material any contaminants which degrade lifetime. Such contaminants are usually present in the form of heavy metals such as gold, copper and iron which act as trapping or recombination sites.
We have found that heat treatment of the semiconductor material in an atmosphere comprising hydrogen chloride and substantially free of water vapor produces a considerable improvement in lifetime.
In a particular process, a monocrystalline silicon wafer is cleaned by conventional methods. The wafer is then gas etched at 1100 C. in an atmosphere comprising hydrogen and including a volumetric concentration of hydrogen chloride on the order of 1%. This etching treatment is carried out for a sufiicient time to remove approximately 4 microns of silicon from the exposed surface of the wafer.
The wafer is then allowed to cool, and the hydrogen/ hydrogen chloride atmosphere is replaced by dry oxygen. The silicon wafer is exposed to the dry oxygen for approximately 3 minutes at a temperature on the order of 1200 C. in order to form a thin protective thermally grown silicon dioxide layer on the semiconductor surface. The purpose of this thin initial layer is to preclude undesirable etching of the silicon surface when hydrogen chloride gas is subsequently introduced into the oxygen atmosphere.
After the initial 3 minute oxidation, a 1% volumetric concentration of hydrogen chloride is introduced into the dry oxygen atmosphere, and the semiconductor wafer is treated in this atmosphere at the 1200 C. temperature for approximately 4 hours. During this time, the thickness of the oxide layer increases, and the hydrogen chloride acts to remove deleterious lifetime killing contaminants from the semiconductor-insulator structure.
After the 4 hour treatment, the atmosphere is changed to helium in order to remove any residual hydrogen chloride from the treated wafer.
The Wafer is allowed to cool and then annealed in a hydrogen atmosphere at a temperature on the order of 500 C. for a time on the order of 15 minutes.
The annealing process improves performance of devices manufactured from the silicon/silicon dioxide composite by reducing or eliminating surface states at the semiconductor-insulator interface.
A capacitance-voltage curve obtained from a wafer processed according to the method described above showed no measurable oxide charge, surface states or polarization.
The carrier lifetime of a wafer processed as described above was measured by applying an evaporated aluminum electrode to the exposed surface of the silicon dioxide layer, and subjecting the resultant structure to a large voltage pulse, applied between the aluminum electrode and the semiconductor material, in a polarity so as to establish a large depletion region at the semiconductor surface adjacent the electrode. The carrier lifetime was determined by measuring the time constant associated with relaxation of the depletion region to its equilibrium condition. This measuring technique is described in detail in a paper by F. P. Heiman entitled On the Determination of Minority Carrier Lifetime From the Transient Response of an MOS Capacitor," published in the IEEE Transactions on Electron Devices, November 1967, p. 781.
This measurement technique indicated a carrier lifetime on the order of to 300 microseconds, whereas the same measurement, when taken on a wafer processed as described above but without the addition of hydrogen chloride to the oxygen atmosphere, yielded a lifetime of 0.2 to 1.0 microsecond.
While the preferred embodiment of our process is directed to the use of hydrogen chloride, any hydrogen halide which does not remove the silicon dioxide insulating layer may be employed In particular, hydrogen bromide and hydrogen iodide may be substituted for the hydrogen chloride.
While we prefer to carry out the heat treatment step in the hydrogen chloride /oxygen atmosphere at a temperature in the range of 1000 to 1200 0, this treatment may be satisfactorily accomplished at temperatures in the range of 800 to 1350" C. While our heat treatment step is carried out at an oxygen flow rate on the order of 1000 to 3000 cc. per minute, and at atmospheric pressure, other pressures and flow rates may be employed. While the preferred volumetric concentration of hydrogen chloride is on the order of 1%, good results are obtained with a volumetric concentration of 0.5%, and other concentrations in the range of 0.1 to 2% may be employed. On the other hand, a volumetric concentration of 10% results in reaction of the hydrogen chloride with the oxygen to produce water vapor; devices treated in the 10% hydrogen chloride atmosphere show negligible improvement in carrier lifetime, and pitting of the silicon surface.
The process of our invention may, e.g., be carried out in either a resistance heated or a cold wall (induction heated) furnace. Based upon the aforementioned and other data which we have obtained, heat treatment in an atmosphere comprising dry oxygen and hydrogen chloride, the atmosphere being substantially free of water vapor, results in an increase of carrier lifetime by a factor of 10 to 1000 or more. The absence of water vapor during our heat treatment process was confirmed by monitoring the oxidation rate of the silicon semiconductor material, it being well known that silicon oxidizes much more rapidly in water vapor than in a dry oxygen atmosphere.
Our process is particularly applicable to the manufacture of a light sensitive image pickup tube (hereinafter referred to as a silicon vidicon) which employs an electron beam addressed silicon diode array of the type shown in FIG. 1. Such a structure requires relatively high (on the order of 10 micro seconds or more) carrier lifetimes in the semiconductor material; such lifetimes may be reproducibly attained by the process of our invention.
In a silicon vidicon tube, a target 1 is scanned by a low velocity electron beam 2 emanating from a cathode 3. The electron beam 2 is formed, collimated, focussed, deflected and accelerated by a suitable electrongun structure (not shown). Typically the electron beam 2 may have a circular cross-section with a diameter on the order of 1 mil.
The target 1 comprises a substrate 4 of monocystalline semiconductor material, preferably silicon, of one conductivity type into which a large number of small regions 5 of opposite conductivity type are diffused. Preferably, the substrate 4 is of N type conductivity and the diffused regions 5 are of P type conductivity. The diffused P type regions 5 are of a diameter substantially smaller than the diameter of the electron beam 2, so that the beam 2 subtends a number of the regions 5, thus making it unnecessary to register the beam 2 with the individual regions.
Each of the diffused P type regions has a small P-N junction 6 to form a diode in conjunction with the substrate 4. The exposed surface of the substrate 4 adjacent the P type regions 5 is provided with a thin silicon dioxide coating 7 which overlies and protects the P-N junctions 6 where they extend to the semiconductor surface.
A thin surface layer 8 of relatively high electrical conductivity is disposed adjacent the opposite surface of the substrate 4, i.e. the surface which may be illuminated by a light image to be scanned. The conductive layer 8 may comprise a layer of N+ conductivity type formed by diffusion of a suitable donor impurity into the substrate 4. The conductive layer 8 and the substrate 4 are sufficiently thin so that carriers generated by the light incident upon the exposed surface of the layer 8 may penetrate the substrate 4 to reach the P-N junctions 6.
The substrate 4 is supported by a ring 9 of relatively thick semiconductor material, which may be secured to the inside envelope of the silicon vidicon tube.
Each of the P-N junctions 6 is reverse biased by means of (i) a voltage source 10, which may typically have a value on the order of 10 volts, and (ii) a load resistor 11, which may typically have a value on the order of several hundred thousand ohms. When the electron beam 2 is not scanning a particular P type region 5, the P-N junction 6 associated with that region is discharged by incident photons from the light image, the amount of discharge being dependent upon the photon flux. When the scanning electron beam 2 returns to this particular P-N junction, electrons flow to the P type region to provide a current which recharges the associated diode. This recharging current is directly related to the photon flux (light intensity) from the light image incident upon the P-N junction 6, and a corresponding voltage signal is developed across the load resistor 11. This signal is coupled to suitable amplified circuitry by means of a capacitor 12.
The incident light discharges the individual diodes by generating electron-hole pairs in the vicinity of the associated P-N junctions. These generated electrons and holes diffuse into the P-N junction region and are swept across the junction by the associated space charge field therein, thus serving to discharge the associated diodes. A number of the carriers created by the incident photons recombine and are lost, so that they do not contribute to discharge of the associated diodes. This recombination reduces the collection efiiciency of the target 1, and directly degrades the sensitivity of the Cilicon Vidicon.
The collection efficiency may be improved by increasing the bulk carrier lifetime and the surface recombination velocity of the semiconductor material comprising the target 1. Specifically, long carrier lifetimes and low recombination velocities provide high collection efiiciency and therefore improve optical sensitivity.
The target 1 may be manufactured by providing a silicon substrate 4 of N type conductivity, having an N+ surface layer 8 diffused therein. To form the P type regions 5, the corresponding surface of the substrate 4 is coated with a thermally grown silicon dioxide layer 7, which may typically have a thickness on the order of 0.5 to 1 micron. The silicon dioxide layer 7 is grown in an atmosphere comprising dry oxygen and a volumetric concentration of hydrogen chloride on the order of 1%, in the manner previously described.
After the silicon dioxide layer has been grown, holes are etched therein exposing small regions of the substrate 4. A thin glassy layer containing a suitable acceptor impurity material is deposited on the semiconductor surface, and subsequently heated to form the diffused P type regions 5. Preferably, borosilicate glass may be employed as the impurity source. During or after the diffusion process, the borosilicate glass may be exposed to an atmosphere comprising hydrogen chloride, the atmosphere being substantially free of water vapor, in order to further improve the carrier lifetime of the semiconductor material in the manner previously described.
Thereafter, the portion of the borosilicate glass layer overlying the active P type regions 5 may be removed by 'photoetching.
We claim:
1. In a process for manufacturing a semiconductor device, comprising the steps of:
providing a substrate having a number of operating semiconductor regions forming at least one active semiconductor element, at least one of said regions being contiguous with a given surface of said substrate;
forming a layer of insulating material on said given surface overlying at least a part of said at least one region, said device including at least one deleterious metal ingredient;
exposing said layer to an atmosphere comprising a hydrogen halide; and
heating said substrate to a given temperature sufficient to convert said metal to the metal halide and to volatilize the halide at the exposed surface of said insulating layer, thereby establishing a gradient for out-diffusion of said metal from said device toward said exposed surface,
the improvement wherein said atmosphere is maintained substantially free of water vapor.
2. The improvement according to claim 1, wherein said atmosphere comprises (i) substantially dry oxygen and (ii) hydrogen chloride, hydrogen bromide or hydrogen iodide.
3. The improvement according to claim 1, wherein said semiconductor material comprises silicon and said insulating layer comprises silicon dioxide, at least a part of said silicon dioxide layer being thermally grown during at least a part of said exposing step.
4. The improvement according to claim 3, wherein said atmosphere includes dry oxygen and the volumetric concentration of said halide is less than 10%.
5. The improvement according to claim 4, wherein said halide comprises hydrogen chloride at a. volumetric concentration in the range of 0.1 to 2%.
6. The improvement according to claim 4, wherein said halide comprises hydrogen chloride at a volumetric concentration on the order of 1%, said atmosphere being maintained at normal atmospheric pressure.
7. The improvement according to claim 3, wherein said atmosphere comprises dry oxygen and hydrogen chloride, and said thermally grown silicon dioxide is grown at a specified temperature in the range of 800' to 1350' C., said given temperature also being in the range of 800 to 1350 C.
8. The improvement according to claim 7, wherein said temperatures are in the range of 1000 to 1200' C.
9. The improvement according to claim 7, comprising the additional step of, after said insulating layer forming and exposing steps, annealing said device by heating said substrate in an atmosphere comprising hydrogen gas.
10. The improvement according to claim 9, wherein said atmosphere comprises hydrogen and said annealing step is carried out at a temperature on the order of 500 C. for a time on the order of at least 15 minutes.
11. A process for manufacturing an electron beam addressed semiconductor diode array target structure, comprising the steps of:
providing a substrate of monocrystalline semiconductor material of one conductivity type, said substrate including at least one deleterious metal ingredient;
forming an insulating layer on one surface of said substrate, said insulating layer having a plurality of apertures therein exposing corresponding areas of the substrate;
diffusing into said areas through said apertures a conductivity type determining impurity material to form in said areas a corresponding plurality of semiconductor regions of opposite conductivity type, with a P-N junction between each of said regions and said substrate;
exposing said insulating layer to an atmosphere comprising a hydrogen halide and substantially free of water vapor; and
heating said substrate to a given temperature suflicient to convert said metal to the metal halide and to volatilize the halide at the exposed surface of said insulating layer, thereby establishing a gradient for out-diffusion for said metal from said exposed surface.
12. A target manufacturing process according to claim 11, wherein said semiconductor material comprises silicon.
13. A target manufacturing process according to claim 12, wherein said insulating layer comprises borosilicate glass or silicon dioxide.
14. In a method of thermally growing a silicon dioxide layer on the surface of a silicon material comprising the step of:
heating the silicon material to a temperature of between about 800' C. and I 350' C. in the presence of oxygen;
the improvement comprising the step of:
introducing into the oxygen gaseous hydrogen chloride in a concentration between about 0.1% to 2.07 by volume relative to the oxygen to new tralize the electrical efiects of mobile ions in the silicon dioxide layer.
References Cited The following references, cited by the Examiner, are of record in the patented file of this patent or the original patent.
UNITED STATES PATENTS 2,953,486 9/1960 Atalla 148-191 3,007,820 11/1961 McNamara et al. 148-191 3,085,033 4/1963 Handelman 148-191 3,162,557 12/1964 Brook et a1. 148-191 3,183,128 5/1965 Leistiko Ir., et a1. 148-108 UX 3,243,323 3/1966 Corrigan et al. 148-188 UX 3,373,051 3/1968 Chu et al. 11-48-15 UX 3,518,134 6/1970 Preist 148-15 X 3,562,033 2/1971 Jansen et al. 148-189 CHARLES E. VAN HORN, Primary Examiner B. J. LEWRIS, Assistant Examiner U.S. Cl. X.R.
Claims (1)
1. IN A PROCESS FOR MANUFACTURING A SEMICONDUCTOR DEVICE, COMPRISING THE STEPS OF: PROVIDING A SUBSTRATE HAVING A NUMNER OF OPERATING SEMICONDUCTOR REGIONS FORMING AT LEAST ONE ACTIVE SEMICONDUCTOR ELEMENT, AT LEAST ONE OF SAID REGIONS BEING CONTIGUOUS WITH A GIVEN SURFACE OF SAID SUBSTRATE; FROMING A LAYER OF INSULATING MATERIAL ON SAID GIVEN SURFACE OVERLYING AT LEAST A PART OF SAID AT ONE REGION, SAID DEVICE INCLUDING AT LEAST ONE DELETERIOUS METAL INGREDIENT; EXPOSING SAID LAYER TO AN ATMOSPHERE COMPRISING A HYDROGEN HALIDE; AMD HEATING SAID SUBSTRATE TO A GIVEN TEMPERATURE SUFFICIENT TO CONVERT SAID METAL TO THE METAL HALIDE AND TO VOLATILIZE THE HALIDE AT THE EXPOSED SURFACE OF SAID INSULATING LAYER, THEREBY ESTABLISHING A GRADIENT FOR OUT-DIFFUSION OF SAID METAL FROM SAID DEVICE TOWARD SAID EXPOSED SURFACE, THE IMPROVEMENT WHEREIN SAID ATMOSPHERE IS MAINTAINED SUBSTANTIALLY FREE OF WATER VAPOR.
Priority Applications (6)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US720538A US3556880A (en) | 1968-04-11 | 1968-04-11 | Method of treating semiconductor devices to improve lifetime |
GB05761/69A GB1262967A (en) | 1968-04-11 | 1969-03-26 | Method of treating semiconductor devices to improve lifetime |
NL6905527A NL6905527A (en) | 1968-04-11 | 1969-04-10 | |
FR6911075A FR2006056B1 (en) | 1968-04-11 | 1969-04-10 | |
DE19691918556 DE1918556A1 (en) | 1968-04-11 | 1969-04-11 | A method of manufacturing a semiconductor device |
US31774372 USRE28386E (en) | 1968-04-11 | 1972-12-22 | Method of treating semiconductor devices to improve lifetime |
Applications Claiming Priority (2)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US72053868A | 1968-04-11 | 1968-04-11 | |
US31774372 USRE28386E (en) | 1968-04-11 | 1972-12-22 | Method of treating semiconductor devices to improve lifetime |
Publications (1)
Publication Number | Publication Date |
---|---|
USRE28386E true USRE28386E (en) | 1975-04-08 |
Family
ID=26981115
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US720538A Expired - Lifetime US3556880A (en) | 1968-04-11 | 1968-04-11 | Method of treating semiconductor devices to improve lifetime |
US31774372 Expired USRE28386E (en) | 1968-04-11 | 1972-12-22 | Method of treating semiconductor devices to improve lifetime |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US720538A Expired - Lifetime US3556880A (en) | 1968-04-11 | 1968-04-11 | Method of treating semiconductor devices to improve lifetime |
Country Status (5)
Country | Link |
---|---|
US (2) | US3556880A (en) |
DE (1) | DE1918556A1 (en) |
FR (1) | FR2006056B1 (en) |
GB (1) | GB1262967A (en) |
NL (1) | NL6905527A (en) |
Cited By (26)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1981000487A1 (en) * | 1979-08-13 | 1981-02-19 | Ncr Co | Hydrogen annealing process for silicon gate memory device |
US5529937A (en) * | 1993-07-27 | 1996-06-25 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating thin film transistor |
US5843225A (en) * | 1993-02-03 | 1998-12-01 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating semiconductor and process for fabricating semiconductor device |
US6140165A (en) | 1993-03-12 | 2000-10-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device forming method |
US6168980B1 (en) * | 1992-08-27 | 2001-01-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US6180439B1 (en) | 1996-01-26 | 2001-01-30 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US6225152B1 (en) | 1996-01-20 | 2001-05-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6232621B1 (en) | 1993-02-15 | 2001-05-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6316810B1 (en) | 1996-01-19 | 2001-11-13 | Semiconductor Energy Laboratory Co., Ltd. | Display switch with double layered gate insulation and resinous interlayer dielectric |
US6316789B1 (en) | 1994-09-30 | 2001-11-13 | Semiconductor Energy Laboratory Co. Ltd. | Semiconductor device and method for producing the same |
US6319761B1 (en) | 1993-06-22 | 2001-11-20 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a thin film transistor |
US6376860B1 (en) | 1993-06-12 | 2002-04-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US6465287B1 (en) | 1996-01-27 | 2002-10-15 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device using a metal catalyst and high temperature crystallization |
US6475840B1 (en) | 1993-06-12 | 2002-11-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US6478263B1 (en) | 1997-01-17 | 2002-11-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US6501094B1 (en) | 1997-06-11 | 2002-12-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising a bottom gate type thin film transistor |
US6504174B1 (en) | 1996-01-19 | 2003-01-07 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US6528820B1 (en) | 1996-01-19 | 2003-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating same |
US6610142B1 (en) | 1993-02-03 | 2003-08-26 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating semiconductor and process for fabricating semiconductor device |
US6713330B1 (en) | 1993-06-22 | 2004-03-30 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a thin film transistor |
US6744069B1 (en) | 1996-01-19 | 2004-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US6875628B1 (en) | 1993-05-26 | 2005-04-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method of the same |
US6997985B1 (en) | 1993-02-15 | 2006-02-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor, semiconductor device, and method for fabricating the same |
US7056381B1 (en) | 1996-01-26 | 2006-06-06 | Semiconductor Energy Laboratory Co., Ltd. | Fabrication method of semiconductor device |
US20060249730A1 (en) * | 1996-01-19 | 2006-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US7135741B1 (en) | 1996-03-17 | 2006-11-14 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
Families Citing this family (4)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4007297A (en) * | 1971-09-20 | 1977-02-08 | Rca Corporation | Method of treating semiconductor device to improve its electrical characteristics |
US3837905A (en) * | 1971-09-22 | 1974-09-24 | Gen Motors Corp | Thermal oxidation of silicon |
US3755015A (en) * | 1971-12-10 | 1973-08-28 | Gen Electric | Anti-reflection coating for semiconductor diode array targets |
US4566913A (en) * | 1984-07-30 | 1986-01-28 | International Business Machines Corporation | Rapid thermal annealing of silicon dioxide for reduced electron trapping |
Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US2953486A (en) * | 1959-06-01 | 1960-09-20 | Bell Telephone Labor Inc | Junction formation by thermal oxidation of semiconductive material |
US3007820A (en) * | 1958-07-28 | 1961-11-07 | Motorola Inc | Decontamination process |
US3085033A (en) * | 1960-03-08 | 1963-04-09 | Bell Telephone Labor Inc | Fabrication of semiconductor devices |
US3162557A (en) * | 1961-12-13 | 1964-12-22 | Ibm | Selective removal of impurities from semiconductor bodies |
US3183128A (en) * | 1962-06-11 | 1965-05-11 | Fairchild Camera Instr Co | Method of making field-effect transistors |
US3243323A (en) * | 1962-06-11 | 1966-03-29 | Motorola Inc | Gas etching |
US3373051A (en) * | 1964-04-27 | 1968-03-12 | Westinghouse Electric Corp | Use of halogens and hydrogen halides in insulating oxide and nitride deposits |
US3518134A (en) * | 1967-08-14 | 1970-06-30 | Stanford Research Inst | Gaseous etching of molybdenum |
US3562033A (en) * | 1967-02-13 | 1971-02-09 | Asea Ab | Method of doping silicon with group iii substance |
Family Cites Families (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
NL95308C (en) * | 1956-02-29 | 1960-09-15 | ||
US3193419A (en) * | 1960-12-30 | 1965-07-06 | Texas Instruments Inc | Outdiffusion method |
DE1202616B (en) * | 1962-02-23 | 1965-10-07 | Siemens Ag | Process for removing the semiconductor layer deposited on the heater during epitaxy |
-
1968
- 1968-04-11 US US720538A patent/US3556880A/en not_active Expired - Lifetime
-
1969
- 1969-03-26 GB GB05761/69A patent/GB1262967A/en not_active Expired
- 1969-04-10 FR FR6911075A patent/FR2006056B1/fr not_active Expired
- 1969-04-10 NL NL6905527A patent/NL6905527A/xx unknown
- 1969-04-11 DE DE19691918556 patent/DE1918556A1/en active Pending
-
1972
- 1972-12-22 US US31774372 patent/USRE28386E/en not_active Expired
Patent Citations (9)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US3007820A (en) * | 1958-07-28 | 1961-11-07 | Motorola Inc | Decontamination process |
US2953486A (en) * | 1959-06-01 | 1960-09-20 | Bell Telephone Labor Inc | Junction formation by thermal oxidation of semiconductive material |
US3085033A (en) * | 1960-03-08 | 1963-04-09 | Bell Telephone Labor Inc | Fabrication of semiconductor devices |
US3162557A (en) * | 1961-12-13 | 1964-12-22 | Ibm | Selective removal of impurities from semiconductor bodies |
US3183128A (en) * | 1962-06-11 | 1965-05-11 | Fairchild Camera Instr Co | Method of making field-effect transistors |
US3243323A (en) * | 1962-06-11 | 1966-03-29 | Motorola Inc | Gas etching |
US3373051A (en) * | 1964-04-27 | 1968-03-12 | Westinghouse Electric Corp | Use of halogens and hydrogen halides in insulating oxide and nitride deposits |
US3562033A (en) * | 1967-02-13 | 1971-02-09 | Asea Ab | Method of doping silicon with group iii substance |
US3518134A (en) * | 1967-08-14 | 1970-06-30 | Stanford Research Inst | Gaseous etching of molybdenum |
Cited By (61)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO1981000487A1 (en) * | 1979-08-13 | 1981-02-19 | Ncr Co | Hydrogen annealing process for silicon gate memory device |
US7329906B2 (en) | 1992-08-27 | 2008-02-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US7416907B2 (en) | 1992-08-27 | 2008-08-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US6168980B1 (en) * | 1992-08-27 | 2001-01-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US20050110091A1 (en) * | 1992-08-27 | 2005-05-26 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US20050003568A1 (en) * | 1992-08-27 | 2005-01-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for forming the same |
US5843225A (en) * | 1993-02-03 | 1998-12-01 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating semiconductor and process for fabricating semiconductor device |
US6610142B1 (en) | 1993-02-03 | 2003-08-26 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating semiconductor and process for fabricating semiconductor device |
US20010045559A1 (en) * | 1993-02-15 | 2001-11-29 | Shunpei Yamazaki | Semiconductor device and method of fabricating the same |
US6232621B1 (en) | 1993-02-15 | 2001-05-15 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6413842B2 (en) | 1993-02-15 | 2002-07-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US6997985B1 (en) | 1993-02-15 | 2006-02-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor, semiconductor device, and method for fabricating the same |
US7952097B2 (en) | 1993-02-15 | 2011-05-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating the same |
US7391051B2 (en) | 1993-03-12 | 2008-06-24 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device forming method |
US6140165A (en) | 1993-03-12 | 2000-10-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device forming method |
US6413805B1 (en) | 1993-03-12 | 2002-07-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device forming method |
US7943930B2 (en) | 1993-03-12 | 2011-05-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device forming method |
US6987283B2 (en) | 1993-03-12 | 2006-01-17 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device structure |
US6875628B1 (en) | 1993-05-26 | 2005-04-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method of the same |
US6376860B1 (en) | 1993-06-12 | 2002-04-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US6475840B1 (en) | 1993-06-12 | 2002-11-05 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for manufacturing the same |
US6713330B1 (en) | 1993-06-22 | 2004-03-30 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a thin film transistor |
US6319761B1 (en) | 1993-06-22 | 2001-11-20 | Semiconductor Energy Laboratory Co., Ltd. | Method of fabricating a thin film transistor |
US6924213B2 (en) | 1993-07-27 | 2005-08-02 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and process for fabricating the same |
US5529937A (en) * | 1993-07-27 | 1996-06-25 | Semiconductor Energy Laboratory Co., Ltd. | Process for fabricating thin film transistor |
US7056775B2 (en) | 1993-07-27 | 2006-06-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and process for fabricating the same |
US20030022467A1 (en) * | 1993-07-27 | 2003-01-30 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device for fabricating the same |
US6455401B1 (en) | 1993-07-27 | 2002-09-24 | Semiconductor Energy Laboratory Co., Ltd. | Methodology for producing thin film semiconductor devices by crystallizing an amorphous film with crystallization promoting material, patterning the crystallized film, and then increasing the crystallinity with an irradiation |
US20050245053A1 (en) * | 1993-07-27 | 2005-11-03 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and process for fabricating the same |
US6316789B1 (en) | 1994-09-30 | 2001-11-13 | Semiconductor Energy Laboratory Co. Ltd. | Semiconductor device and method for producing the same |
US7709837B2 (en) | 1996-01-19 | 2010-05-04 | Semiconductor Energy Laboratory Co., Ltd | Semiconductor device and its manufacturing method |
US6316810B1 (en) | 1996-01-19 | 2001-11-13 | Semiconductor Energy Laboratory Co., Ltd. | Display switch with double layered gate insulation and resinous interlayer dielectric |
US6504174B1 (en) | 1996-01-19 | 2003-01-07 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US7679087B2 (en) | 1996-01-19 | 2010-03-16 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor active region of TFTs having radial crystal grains through the whole area of the region |
US7456056B2 (en) | 1996-01-19 | 2008-11-25 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US6744069B1 (en) | 1996-01-19 | 2004-06-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US7427780B2 (en) | 1996-01-19 | 2008-09-23 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating same |
US6528358B1 (en) | 1996-01-19 | 2003-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for fabricating the same |
US20060249730A1 (en) * | 1996-01-19 | 2006-11-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US20030098458A1 (en) * | 1996-01-19 | 2003-05-29 | Semiconductor Energy Laboratory Co. Ltd. | Semiconductor device and its manufacturing method |
US7173282B2 (en) | 1996-01-19 | 2007-02-06 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device having a crystalline semiconductor film |
US6528820B1 (en) | 1996-01-19 | 2003-03-04 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method of fabricating same |
US7078727B2 (en) | 1996-01-19 | 2006-07-18 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US6541315B2 (en) | 1996-01-20 | 2003-04-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US6225152B1 (en) | 1996-01-20 | 2001-05-01 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and fabrication method thereof |
US7141491B2 (en) | 1996-01-26 | 2006-11-28 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US20060236920A1 (en) * | 1996-01-26 | 2006-10-26 | Semiconductor Energy Laboratory Co., Ltd. | Fabrication method of semiconductor device |
US6180439B1 (en) | 1996-01-26 | 2001-01-30 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US7056381B1 (en) | 1996-01-26 | 2006-06-06 | Semiconductor Energy Laboratory Co., Ltd. | Fabrication method of semiconductor device |
US20060099780A1 (en) * | 1996-01-26 | 2006-05-11 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US7037811B1 (en) | 1996-01-26 | 2006-05-02 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device |
US7422630B2 (en) | 1996-01-26 | 2008-09-09 | Semiconductor Energy Laboratory Co., Ltd. | Fabrication method of semiconductor device |
US6465287B1 (en) | 1996-01-27 | 2002-10-15 | Semiconductor Energy Laboratory Co., Ltd. | Method for fabricating a semiconductor device using a metal catalyst and high temperature crystallization |
US7135741B1 (en) | 1996-03-17 | 2006-11-14 | Semiconductor Energy Laboratory Co., Ltd. | Method of manufacturing a semiconductor device |
US6478263B1 (en) | 1997-01-17 | 2002-11-12 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and its manufacturing method |
US20070138468A1 (en) * | 1997-06-11 | 2007-06-21 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for producing it |
US7675060B2 (en) | 1997-06-11 | 2010-03-09 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for producing it |
US6501094B1 (en) | 1997-06-11 | 2002-12-31 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device comprising a bottom gate type thin film transistor |
US6791111B2 (en) | 1997-06-11 | 2004-09-14 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device |
US20050012096A1 (en) * | 1997-06-11 | 2005-01-20 | Semiconductor Energy Laboratory Co., Ltd. | Semiconductor device and method for producing it |
US7192817B2 (en) | 1997-06-11 | 2007-03-20 | Semiconductor Energy Laboratory Co., Ltd. | Method for manufacturing a semiconductor device |
Also Published As
Publication number | Publication date |
---|---|
FR2006056B1 (en) | 1973-11-16 |
DE1918556A1 (en) | 1970-02-05 |
GB1262967A (en) | 1972-02-09 |
US3556880A (en) | 1971-01-19 |
NL6905527A (en) | 1969-10-14 |
FR2006056A1 (en) | 1969-12-19 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
USRE28386E (en) | Method of treating semiconductor devices to improve lifetime | |
US3894332A (en) | Solid state radiation sensitive field electron emitter and methods of fabrication thereof | |
US3814968A (en) | Solid state radiation sensitive field electron emitter and methods of fabrication thereof | |
US3548233A (en) | Charge storage device with pn junction diode array target having semiconductor contact pads | |
US3322955A (en) | Camera tube of the kind comprising a semi-conductive target plate to be scanned by an electron beam | |
USRE28385E (en) | Method of treating semiconductor devices | |
US3523208A (en) | Image converter | |
US3274024A (en) | Energy converter | |
US3585439A (en) | A camera tube with porous switching layer | |
US3808477A (en) | Cold cathode structure | |
US3737702A (en) | Camera tube target with projecting p-type regions separated by grooves covered with silicon oxide layer approximately one-seventh groove depth | |
US3506502A (en) | Method of making a glass passivated mesa semiconductor device | |
Sugano et al. | Ordered structure and ion migration in silicon dioxide films | |
US3793571A (en) | Camera tube comprising insulated diodes and a resistance layer | |
US3615941A (en) | Method for manufacturing semiconductor device with passivation film | |
US3973270A (en) | Charge storage target and method of manufacture | |
US3556966A (en) | Plasma anodizing aluminium coatings on a semiconductor | |
US3418545A (en) | Photosensitive devices having large area light absorbing junctions | |
US4005465A (en) | Tunnel emitter photocathode | |
US3761375A (en) | Process for fabricating vidicon tube target having a high resistance sputtered semi insulating film | |
US3669735A (en) | Method for activating a semiconductor electron emitter | |
US3664895A (en) | Method of forming a camera tube diode array target by masking and diffusion | |
US3133840A (en) | Stabilization of junction devices with phosphorous tribromide | |
US3830717A (en) | Semiconductor camera tube target | |
US3669768A (en) | Fabrication process for light sensitive silicon diode array target |