US8986522B2 - Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus - Google Patents
Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus Download PDFInfo
- Publication number
- US8986522B2 US8986522B2 US13/169,831 US201113169831A US8986522B2 US 8986522 B2 US8986522 B2 US 8986522B2 US 201113169831 A US201113169831 A US 201113169831A US 8986522 B2 US8986522 B2 US 8986522B2
- Authority
- US
- United States
- Prior art keywords
- wafer
- wafer stage
- ring
- top surface
- diameter
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Active, expires
Links
Images
Classifications
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/683—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping
- H01L21/687—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches
- H01L21/68714—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support
- H01L21/68735—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere for supporting or gripping using mechanical means, e.g. chucks, clamps or pinches the wafers being placed on a susceptor, stage or support characterised by edge profile or support profile
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/04—Coating on selected surface areas, e.g. using masks
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/22—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
- C23C14/225—Oblique incidence of vaporised material on substrate
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/22—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
- C23C14/50—Substrate holders
-
- C—CHEMISTRY; METALLURGY
- C23—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; CHEMICAL SURFACE TREATMENT; DIFFUSION TREATMENT OF METALLIC MATERIAL; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL; INHIBITING CORROSION OF METALLIC MATERIAL OR INCRUSTATION IN GENERAL
- C23C—COATING METALLIC MATERIAL; COATING MATERIAL WITH METALLIC MATERIAL; SURFACE TREATMENT OF METALLIC MATERIAL BY DIFFUSION INTO THE SURFACE, BY CHEMICAL CONVERSION OR SUBSTITUTION; COATING BY VACUUM EVAPORATION, BY SPUTTERING, BY ION IMPLANTATION OR BY CHEMICAL VAPOUR DEPOSITION, IN GENERAL
- C23C14/00—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material
- C23C14/22—Coating by vacuum evaporation, by sputtering or by ion implantation of the coating forming material characterised by the process of coating
- C23C14/50—Substrate holders
- C23C14/505—Substrate holders for rotation of the substrates
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01J—ELECTRIC DISCHARGE TUBES OR DISCHARGE LAMPS
- H01J37/00—Discharge tubes with provision for introducing objects or material to be exposed to the discharge, e.g. for the purpose of examination or processing thereof
- H01J37/32—Gas-filled discharge tubes
- H01J37/34—Gas-filled discharge tubes operating with cathodic sputtering
- H01J37/3411—Constructional aspects of the reactor
- H01J37/3414—Targets
- H01J37/3417—Arrangements
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67098—Apparatus for thermal treatment
- H01L21/67103—Apparatus for thermal treatment mainly by conduction
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L21/00—Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
- H01L21/67—Apparatus specially adapted for handling semiconductor or electric solid state devices during manufacture or treatment thereof; Apparatus specially adapted for handling wafers during manufacture or treatment of semiconductor or electric solid state devices or components ; Apparatus not specifically provided for elsewhere
- H01L21/67005—Apparatus not specifically provided for elsewhere
- H01L21/67011—Apparatus for manufacture or treatment
- H01L21/67098—Apparatus for thermal treatment
- H01L21/67109—Apparatus for thermal treatment mainly by convection
Definitions
- the present invention relates generally to a wafer holder and a method of holding a wafer, and in one aspect, the present invention relates to a wafer holder including wafer stage and a wafer stage outer-ring surrounding the wafer stage and provided in a plasma processing chamber such as a plasma processing chamber of an angled sputtering system.
- PVD physical vapor deposition
- An angled sputtering is one of the PVD techniques where the target and wafer are placed not in parallel but with an angle. See JP 2002-194540.
- the advantage of this sputtering technique is it yields extremely uniform film.
- the disadvantage of this technique is that edge exclusion (hereinafter referred to “EE”) for a film deposited on a wafer surface trades-off with film wrapping around the wafer edge. This is explained in details with reference to FIGS. 5 to 9 of the present application.
- FIGS. 5 to 8 A cross sectional diagram of an example of an angled sputtering system and a conventional wafer holder 50 adopted in the angled sputtering system are shown in FIGS. 5 to 8 , respectively.
- the process chamber of this angled sputtering system has a vacuum port 66 and a wafer in/out port 67 .
- the wafer holder 50 is comprised of wafer stage 51 , insulating shield 52 surrounding wafer stage 51 , metallic outer-shield 53 , shaft 54 supporting the metallic outer-shield 53 and a masking outer-ring 55 .
- the masking outer-ring 55 is attached to several metallic or insulating pins 56 , usually 3 (three) metallic or insulating pins, in order to move the masking outer-ring 55 up and down. In FIG. 5 , the insulating pins 56 , 56 are moved up and down by lift-up pin controller 65 .
- the masking outer-ring 55 While the wafer 57 is loaded on to the wafer stage 51 , the masking outer-ring 55 is raised up. After the wafer 57 is placed on the wafer stage 51 , the masking outer-ring 55 is lowered until the separation between the upper surface of wafer 57 and the backside surface of the masking outer-ring 55 is less than 1 mm. Usually, the masking outer-ring 55 is not lowered until the backside surface of it touches the wafer 57 , since it causes a generation of particles on the surface of wafer 57 by the fraction.
- the masking outer-ring 55 covers a few millimeters, usually less than 5 mm, on the wafer edge 62 ( FIG. 7 ). This covered region is denoted by X (denoted by numeral 63 ) in FIGS. 7 and 8 .
- FIG. 9 The configuration of other conventional and commonly used wafer holder is given in FIG. 9 wherein there is no masking outer-ring.
- FIGS. 7 and 8 show the film deposition characteristics at the most close and most far positions on wafer 57 with respect to the target 58 when the film is deposited by the angled sputtering system shown in FIG. 5 . These positions are labeled as A (denoted by numeral 59 ) and B (denoted by numeral 60 ) in FIG. 6 .
- A deposition by numeral 59
- B deposition by numeral 60
- FIGS. 7 and 8 show the film deposition characteristics at the most close and most far positions on wafer 57 with respect to the target 58 when the film is deposited by the angled sputtering system shown in FIG. 5 .
- These positions are labeled as A (denoted by numeral 59 ) and B (denoted by numeral 60 ) in FIG. 6 .
- A deposition of the atoms 61 from the sputtering target 58 go through the space between the wafer 57 and the masking outer-ring 55 , as shown in FIG.
- This shadowed region is defined as Y (denoted by numeral 64 ) in FIG. 8 . Films are not deposited in this shadowed region Y ( 64 ) at position B ( 60 ). Because of these different deposition characteristics at positions A ( 59 ) and B ( 60 ), the film is non-uniform at the wafer edge 62 . Further this non-uniform region is larger than X ( 63 ), which is the region that is physically covered by the masking outer-ring 55 .
- This non-uniform region may be extended up to y ( 64 ).
- Y ( 64 ) may be as large as 10 mm resulting in a 10 mm edge exclusion (EE).
- EE edge exclusion
- films deposit all over the wafer resulting in almost 0 EE. However, in this condition films wrap around the wafer edge and deposit on wafer stage 51 . This contaminates the backside of the wafer 57 . Film deposition on the wafer stage 51 is an undesirable feature since that film gets thicker and thicker with time. This accelerates and increases the wafer backside contamination with the increase of process time.
- one aspect of the present invention provides a wafer holder including a wafer stage and a wafer stage outer-ring surrounding the wafer stage wherein the wafer stage has a diameter smaller than the diameter loaded on the wafer stage, the inner diameter at the upper side of the outer-ring is larger than the diameter of wafer loaded on the wafer stage, and the upper surface of the wafer stage outer-ring lies above the upper surface of wafer loaded on the wafer stage.
- the inner diameter at the upper side of the wafer stage outer-ring is slightly larger than the diameter of wafer loaded on the wafer stage and the wafer stage has a diameter smaller than the diameter of the wafer loaded on the wafer stage so that a narrow space is formed between the outer peripheral of the wafer and the inner peripheral wall of the wafer stage outer-ring.
- edge exclusion for example it is possible to reduce edge exclusion (EE) to less than 2 mm by the before described slightly larger inner diameter at the upper side of the wafer stage outer-ring.
- edge exclusion for example it is possible to reduce edge exclusion (EE) to less than 2 mm by the before described slightly larger inner diameter at the upper side of the wafer stage outer-ring.
- the wafer backside contamination which is caused when the wafer holder as shown in FIG. 9 is used, can be minimized.
- the wafer holder outer-ring may further have a different inner diameter at the lower side. That is to say, in the above-described wafer holder, the wafer stage outer-ring may be modified to have two different inner diameters, the one is the inner diameter at the upper side of the outer-ring and the other is the inner diameter at the lower side of the outer-ring.
- the above-described inner diameter at the upper side of the wafer stage outer-ring is slightly larger than the diameter of wafer loaded on the wafer stage as described above, while the inner diameter at the lower side of the wafer stage outer-ring is slightly smaller than the diameter of wafer but slightly larger than the diameter of the wafer stage.
- the above-described narrow space between the outer peripheral wall of the wafer and the inner peripheral wall of the wafer stage outer-ring continues and extends to the narrow space between the outer peripheral wall of the wafer stage and the inner peripheral wall of the wafer stage outer-ring.
- the wafer stage outer-ring may be modified to have a horizontal plane formed between one inner peripheral wall defining the inner diameter at the upper side of outer-ring and the other inner peripheral wall defining the inner diameter at lower side of outer-ring, and the horizontal plane lies below the backside surface of the wafer loaded on the wafer stage without contacting the backside surface of wafer.
- the wafer stage may be modified to be made of two or more separate pieces for adjusting the height of the wafer stage thereby adjusting the space between the upper surface of the wafer stage and the upper surface of the wafer stage outer-ring.
- This configuration may be modified in that the wafer stage outer-ring can be moved up and down, thereby the shadowed area which is formed at the wafer edge owing to the existence of wafer stage outer-ring may be reduced for reducing edge exclusion (EE) by adjusting the space between the upper surface of wafer stage and the upper surface of wafer stage outer-ring by moving the wafer stage outer-ring up and down.
- EE edge exclusion
- the wafer stage of two or more separate pieces for adjusting the height of the wafer stage, and make the wafer stage outer-ring which can be moved up and down.
- a wafer holder in which the edge exclusion (EE) can be reduced to less than a 2 mm edge exclusion (EE). It is also possible to reduce the probability of contaminating the backside of wafer, which is loaded on the wafer holder, with depositing material.
- FIG. 1 shows a cross sectional diagram of an angled sputtering system in which a wafer holder according to an embodiment of the present invention is adopted and provided in the angled sputtering system.
- FIG. 2 shows an enlarged cross sectional diagram showing the position A ( 15 ) labeled in FIG. 1 .
- FIG. 3 shows an enlarged cross sectional diagram showing the position B ( 16 ) labeled in FIG. 1 .
- FIG. 4 shows a cross sectional diagram of another embodiment of a wafer holder of the present invention.
- FIG. 5 shows a cross sectional diagram of an angled sputtering system in which a conventional wafer holder is adopted and provided in the angled sputtering system.
- FIG. 6 shows an enlarged cross sectional diagram of the conventional wafer holder shown in FIG. 5 .
- FIG. 7 shows an enlarged cross sectional diagram showing the position A ( 59 ) labeled in FIG. 6 .
- FIG. 8 shows an enlarged cross sectional diagram showing the position B ( 60 ) labeled in FIG. 6 .
- FIG. 9 shows a cross sectional diagram of another conventional wafer holder.
- FIG. 1 shows a cross sectional diagram of an angled sputtering system in which the wafer holder 25 is one embodiment of the present invention.
- the wafer holder 25 is placed in a plasma processing chamber where the target 11 and wafer holder 25 are off axis, and a target 11 is placed in the ceiling of the process chamber with an angle with respect to the surface of the wafer 5 which is loaded on the wafer holder 25 as shown in FIG. 1 .
- the target 11 can be fixed to the ceiling of the process chamber. Although it is not shown, the target 11 may be placed parallel to the surface of wafer 5 which is located on the wafer holder 25 .
- the process chamber has a vacuum port 17 and wafer in/out port 18 .
- the wafer holder 25 is comprised of a wafer stage 1 , a wafer stage outer-ring 2 surrounding wafer stage 1 , an insulating block 3 , and an outer shield 4 .
- the insulating block 3 is placed below the wafer stage 1 and the outer-ring 2 , and supports them. Also, the insulating block 3 supporting the wafer stage 1 and the outer-ring 2 is inserted in the cylindrical outer shield 4 .
- the outer-ring 2 is an o-ring shaped wafer-stage outer-ring.
- the wafer stage 1 and the wafer stage outer-ring 2 are an integrated part of the wafer holder 25 placed in a plasma processing chamber, and the wafer holder 25 can rotate around its central axis.
- the wafer stage 1 is usually made of a metal, for example aluminum.
- the diameter of the wafer stage 1 is a few millimeters, for example 10 mm, smaller than the diameter of the wafer 5 which is loaded onto the wafer stage 1 . Therefore, when a wafer 5 is placed on the wafer stage 1 , the outer area of the wafer 5 extends outside of the wafer stage 1 as shown in FIGS. 1 , 2 and 3 .
- the wafer stage outer-ring 2 has two different inner diameters. One is the inner diameter at the upper side of the outer-ring 2 , and the other is the inner diameter at the lower side of the outer-ring 2 .
- the inner diameter at the upper side of the outer-ring 2 is a few millimeters, for example 4 mm, larger than the diameter of the wafer 5 . While the inner diameter at the lower side of the outer-ring 2 is few millimeters, for example 3 mm, smaller than the diameter of the wafer 5 , but a few millimeters, for example 3 mm, larger than the diameter of wafer stage 1 .
- the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of the wafer 5 while the inner diameter at the lower side of the outer-ring 2 is smaller than the diameter of wafer 5 , but larger than the diameter of wafer stage 1 .
- the outer diameter of wafer stage outer-ring 2 is not critical and is usually 10-30 mm larger than the diameter of the wafer 5 .
- the outer-ring 2 since the outer-ring 2 has two different inner diameters, there is a horizontal plane between one inner peripheral wall defining the inner diameter at the upper side of outer-ring 2 and the other inner peripheral wall defining the inner diameter at lower side of outer-ring 2 . It is preferable that the position of this horizontal plane is adjusted to lie just below the backside of the wafer 5 with a small separation, so that this horizontal plane is not in physical contact with the backside of wafer 5 .
- the separation between the horizontal plane and the backside of the wafer 5 is not critical and can be in the region of 0.2 mm to 10 mm, usually larger than 0.5 mm.
- the height of the upper surface of the outer-ring 2 is important to get the best results.
- the upper surface of the outer-ring 2 should be slightly above the upper surface of the wafer 5 as shown in FIGS. 1 to 3 .
- the edge exclusion (EE) and wrapping film around the wafer edge are affected by the distance between upper surface of outer-ring 2 and the upper surface of the wafer 5 , denoted by letter H (denoted by numeral 14 ) in FIGS. 2 and 3 . It is preferable to maintain the distance H within the range of 1 mm to 10 mm.
- the outer-ring 2 is made of a metal, typically aluminum.
- the surface of outer-ring 2 may be coated with a dielectric material, for example Al2O3.
- the outer-ring 2 is configured to be in an electrically floating state. However, it should be noted that the electrical status of the outer-ring 2 does not affect its intended properties with this invention.
- the wafer stage 1 is placed on the insulating block 3 , preferably a dielectric block.
- the insulating block 3 preferably a dielectric block.
- the only reason to place the wafer stage 1 on an insulating block 3 is to control the deposition properties by applying electrical power to wafer stage 1 , when it is necessary.
- FIGS. 1 , 2 and 3 show that the wafer stage 1 is in an electrically floating state. However, it should be noted that the electrically floating state of the wafer stage 1 does not affect its intended properties with this invention.
- ESC electrostatic chuck
- the height of the wafer stage 1 is not critical, but can be varied in the range of 1 mm to 50 mm.
- the wafer stage 1 does not have to be made of a single material, instead one can use a composite configuration made of different materials, for example a combination of metal and dielectrics as shown in FIG. 4 .
- the wafer stage 1 is comprised of a metal disk 21 , insulating disk 20 and metal disk 19 . That is to say, in FIG. 4 , the wafer stage 1 is made of three separate pieces, so that the height of wafer stage 1 can be adjusted by removing the insulating disk 20 , for example. Also, the height of the wafer stage 1 can be adjusted by inserting a further insulating disk, for example, so that the space between the upper surface of wafer stage 1 and the upper surface of wafer stage outer-ring 2 can be adjusted easily.
- the wafer stage 1 may or may not be heated or cooled during film deposition.
- the heating or cooling mechanism of the wafer stage 1 is not shown in diagrams for simplicity.
- the outer shield 4 is made of a metal.
- the inner diameter of the outer shield 4 is slightly larger than the outer diameter of the outer ring 2 , so that there is a few millimeter separation between the inner peripheral wall of outer shield 4 and the outer peripheral wall outer ring 2 .
- the insulating block 3 may extend up to the inside wall of the outer shield 4 , although it is not shown.
- the narrow space 6 between the outer shield 4 and the outer-ring 2 is important in order to maintain the electrical status of the outer-ring 2 when it is in an electrically floating state.
- the wafer holder may include three or four wafer lift-up pins. These wafer lift-up pins are not shown in diagrams for simplicity.
- the wafer fabricating process is carried out as follows, for example.
- FIGS. 2 and 3 represent positions A ( 15 ) and B ( 16 ) labeled in FIG. 1 , respectively.
- this PVD process is carried out at very low pressures, lower than 0.1 Pa. At these pressures the mean free path of gaseous species including sputtered atoms 12 becomes very short compared with the distance between the target 11 and the wafer 5 . Therefore, almost all depositing atoms can be considered as coming with the angle as shown in FIGS. 2 and 3 , which the target 11 is placed with respect to the wafer 5 as shown in FIG. 1 .
- a film deposits up to the wafer edge at position A ( 15 ) as shown in FIG. 2 .
- the atoms 12 are coming in at an angle, which the target 11 is placed with respect to the wafer 5 , as shown in FIG. 1 .
- any shadowed region is not generated as shown in FIG. 2 . So that films can be deposited at the wafer edge, and a very small edge exclusion (EE) such as less than 2 mm EE can be obtained at position A ( 15 ).
- EE edge exclusion
- the height of the separation 10 is 0.5 mm.
- the narrow space 7 extends up to the insulating block 3 , as shown in FIG. 2 . This is in order to assure that no film is deposited on the insulating block 3 supporting the outer-ring 2 and the wafer stage 1 . The reason is, if a metal film is deposited so as to connect the outer-ring 2 and the wafer stage 1 , the electrical potential of both the wafer stage 1 and the outer-ring 2 becomes the same. This creates problems if the wafer stage 1 is given RF or DC bias as a means to control the deposition.
- the extension of the narrow space 7 up to the insulating block 3 further reduces the probability in contaminating the backside of the wafer 5 with depositing material.
- Film deposition process at position B ( 16 ) is shown in FIG. 3 .
- atoms 12 are coming in at an angle, which the target 11 is placed with respect to the wafer 5 as shown in FIG. 1 , so that the outer-ring 2 may make a shadow on the wafer edge.
- the length of the shadow depends on the height of the upper surface of outer-ring 2 with respect to the upper surface of the wafer 5 , the distance of the narrow space 7 between the outer-ring 2 and the wafer 5 , and the angle of target 11 with respect to the wafer 5 .
- the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of the wafer 5 , it is easy to select the height of the upper surface of outer-ring 2 with respect to the upper surface of the wafer 5 , which is denoted as H (denoted by numeral 14 ) in FIG. 3 , in order to reduce the shadowed region, which may be generated by the existence of the outer-ring 2 .
- H denoted by numeral 14
- EE edge exclusion
Abstract
A wafer holder including a wafer stage and a wafer stage outer-ring surrounding the wafer stage wherein the wafer stage has a diameter smaller than the diameter of a wafer loaded on the wafer stage, the wafer stage outer-ring has an inner diameter at the upper side of the outer-ring which is larger than the diameter of the wafer loaded on the wafer stage, and the upper surface of the outer-ring lies above the upper surface of the wafer loaded on the wafer stage.
Description
This application is a divisional of application Ser. No. 11/307,284, filed on Jan. 30, 2006, which claims priority to Japanese Application No. 2005-050064, filed on Feb. 25, 2005, the specifications of which are incorporated herein by reference in their entireties for all purposes.
The present invention relates generally to a wafer holder and a method of holding a wafer, and in one aspect, the present invention relates to a wafer holder including wafer stage and a wafer stage outer-ring surrounding the wafer stage and provided in a plasma processing chamber such as a plasma processing chamber of an angled sputtering system.
In fabricating integrated circuits, forming many different films on Si wafers by physical vapor deposition (PVD) is one of the common steps. Currently there are many different configurations and methods in performing PVD process, for example ionized PVD and long-through-sputtering.
An angled sputtering is one of the PVD techniques where the target and wafer are placed not in parallel but with an angle. See JP 2002-194540. The advantage of this sputtering technique is it yields extremely uniform film. The disadvantage of this technique is that edge exclusion (hereinafter referred to “EE”) for a film deposited on a wafer surface trades-off with film wrapping around the wafer edge. This is explained in details with reference to FIGS. 5 to 9 of the present application.
A cross sectional diagram of an example of an angled sputtering system and a conventional wafer holder 50 adopted in the angled sputtering system are shown in FIGS. 5 to 8 , respectively. The process chamber of this angled sputtering system has a vacuum port 66 and a wafer in/out port 67. The wafer holder 50 is comprised of wafer stage 51, insulating shield 52 surrounding wafer stage 51, metallic outer-shield 53, shaft 54 supporting the metallic outer-shield 53 and a masking outer-ring 55. The masking outer-ring 55 is attached to several metallic or insulating pins 56, usually 3 (three) metallic or insulating pins, in order to move the masking outer-ring 55 up and down. In FIG. 5 , the insulating pins 56, 56 are moved up and down by lift-up pin controller 65.
While the wafer 57 is loaded on to the wafer stage 51, the masking outer-ring 55 is raised up. After the wafer 57 is placed on the wafer stage 51, the masking outer-ring 55 is lowered until the separation between the upper surface of wafer 57 and the backside surface of the masking outer-ring 55 is less than 1 mm. Usually, the masking outer-ring 55 is not lowered until the backside surface of it touches the wafer 57, since it causes a generation of particles on the surface of wafer 57 by the fraction. The masking outer-ring 55 covers a few millimeters, usually less than 5 mm, on the wafer edge 62 (FIG. 7 ). This covered region is denoted by X (denoted by numeral 63) in FIGS. 7 and 8 .
The configuration of other conventional and commonly used wafer holder is given in FIG. 9 wherein there is no masking outer-ring.
This non-uniform region may be extended up to y (64). For example, when X (63) becomes 2 mm, Y (64) may be as large as 10 mm resulting in a 10 mm edge exclusion (EE). Although it is possible to reduce the EE by shortening X (63), it is difficult to get at least 5 mm EE as far as masking outer-ring 55 is used. This is a considerably larger value compared to the semiconductor industry's requirement of small edge exclusion (EE), such as less than 2 mm edge exclusion (EE).
If a masking outer-ring 55 is not adopted in the wafer holder as shown in FIG. 9 , films deposit all over the wafer resulting in almost 0 EE. However, in this condition films wrap around the wafer edge and deposit on wafer stage 51. This contaminates the backside of the wafer 57. Film deposition on the wafer stage 51 is an undesirable feature since that film gets thicker and thicker with time. This accelerates and increases the wafer backside contamination with the increase of process time.
In order to solve the above-described problems, one aspect of the present invention provides a wafer holder including a wafer stage and a wafer stage outer-ring surrounding the wafer stage wherein the wafer stage has a diameter smaller than the diameter loaded on the wafer stage, the inner diameter at the upper side of the outer-ring is larger than the diameter of wafer loaded on the wafer stage, and the upper surface of the wafer stage outer-ring lies above the upper surface of wafer loaded on the wafer stage.
According to such a wafer holder, since the inner diameter at the upper side of the wafer stage outer-ring is slightly larger than the diameter of wafer loaded on the wafer stage and the wafer stage has a diameter smaller than the diameter of the wafer loaded on the wafer stage so that a narrow space is formed between the outer peripheral of the wafer and the inner peripheral wall of the wafer stage outer-ring. Thereby, it is possible to reduce edge exclusion (EE), for example it is possible to reduce edge exclusion (EE) to less than 2 mm by the before described slightly larger inner diameter at the upper side of the wafer stage outer-ring. And it is possible to reduce the probability in contaminating the backside of wafer with depositing material by the existence of the narrow space between the outer peripheral of wafer and the inner peripheral wall of the wafer stage outer-ring.
Also, since the upper surface of wafer stage outer-ring lies slightly above the upper surface of wafer loaded on the wafer stage, the wafer backside contamination, which is caused when the wafer holder as shown in FIG. 9 is used, can be minimized.
In the before described wafer holder, the wafer holder outer-ring may further have a different inner diameter at the lower side. That is to say, in the above-described wafer holder, the wafer stage outer-ring may be modified to have two different inner diameters, the one is the inner diameter at the upper side of the outer-ring and the other is the inner diameter at the lower side of the outer-ring. The above-described inner diameter at the upper side of the wafer stage outer-ring is slightly larger than the diameter of wafer loaded on the wafer stage as described above, while the inner diameter at the lower side of the wafer stage outer-ring is slightly smaller than the diameter of wafer but slightly larger than the diameter of the wafer stage.
According to this configuration, the above-described narrow space between the outer peripheral wall of the wafer and the inner peripheral wall of the wafer stage outer-ring continues and extends to the narrow space between the outer peripheral wall of the wafer stage and the inner peripheral wall of the wafer stage outer-ring.
Therefore, it is possible to effectively reduce the probability in contaminating the backside surface of wafer with depositing material by the existence of the narrow space between the outer peripheral of wafer and the inner peripheral wall of the wafer stage outer-ring and between the outer peripheral wall of the wafer stage and the inner peripheral wall of the wafer stage outer-ring.
In the above-described wafer holder wherein the wafer stage outer-ring has two different inner diameters, the one is the inner diameter at the upper side of the outer-ring and the other is the inner diameter at the lower side of the outer-ring, the wafer stage outer-ring may be modified to have a horizontal plane formed between one inner peripheral wall defining the inner diameter at the upper side of outer-ring and the other inner peripheral wall defining the inner diameter at lower side of outer-ring, and the horizontal plane lies below the backside surface of the wafer loaded on the wafer stage without contacting the backside surface of wafer.
According to this configuration, it is possible to reduce the probability of contaminating the backside of wafer with depositing material by the existence of the narrow gap between the backside surface of a wafer loaded on the wafer stage and the upper surface of the above-described horizontal plane.
In any of the above-described wafer holders, the wafer stage may be modified to be made of two or more separate pieces for adjusting the height of the wafer stage thereby adjusting the space between the upper surface of the wafer stage and the upper surface of the wafer stage outer-ring.
According to this configuration, it is easy to adjust the shadowed area which is formed at the wafer edge owing to the existence of wafer stage outer-ring for reducing edge exclusion (EE) by adjusting the space between the upper surface of the wafer stage and the upper surface of the wafer stage outer-ring.
This configuration may be modified in that the wafer stage outer-ring can be moved up and down, thereby the shadowed area which is formed at the wafer edge owing to the existence of wafer stage outer-ring may be reduced for reducing edge exclusion (EE) by adjusting the space between the upper surface of wafer stage and the upper surface of wafer stage outer-ring by moving the wafer stage outer-ring up and down.
Also, it is possible to make the wafer stage of two or more separate pieces for adjusting the height of the wafer stage, and make the wafer stage outer-ring which can be moved up and down.
According to one embodiment of the present invention, a wafer holder is provided in which the edge exclusion (EE) can be reduced to less than a 2 mm edge exclusion (EE). It is also possible to reduce the probability of contaminating the backside of wafer, which is loaded on the wafer holder, with depositing material.
In case the wafer holder is used in angled sputter deposition systems, film wrapping around wafer edge can be minimized and also film deposition on wafer backside can be minimized, while yielding very small or zero edge exclusion (EE).
Preferred embodiments of the present invention are described in detail using the attached drawings in the below described examples.
Working example 1 of the present invention is explained with reference to FIGS. 1 , 2 and 3. FIG. 1 shows a cross sectional diagram of an angled sputtering system in which the wafer holder 25 is one embodiment of the present invention.
The wafer holder 25 is placed in a plasma processing chamber where the target 11 and wafer holder 25 are off axis, and a target 11 is placed in the ceiling of the process chamber with an angle with respect to the surface of the wafer 5 which is loaded on the wafer holder 25 as shown in FIG. 1 . The target 11 can be fixed to the ceiling of the process chamber. Although it is not shown, the target 11 may be placed parallel to the surface of wafer 5 which is located on the wafer holder 25.
The process chamber has a vacuum port 17 and wafer in/out port 18.
The wafer holder 25 is comprised of a wafer stage 1, a wafer stage outer-ring 2 surrounding wafer stage 1, an insulating block 3, and an outer shield 4. In this example, the insulating block 3 is placed below the wafer stage 1 and the outer-ring 2, and supports them. Also, the insulating block 3 supporting the wafer stage 1 and the outer-ring 2 is inserted in the cylindrical outer shield 4. The outer-ring 2 is an o-ring shaped wafer-stage outer-ring.
In this embodiment, the wafer stage 1 and the wafer stage outer-ring 2 are an integrated part of the wafer holder 25 placed in a plasma processing chamber, and the wafer holder 25 can rotate around its central axis.
The wafer stage 1 is usually made of a metal, for example aluminum. The diameter of the wafer stage 1 is a few millimeters, for example 10 mm, smaller than the diameter of the wafer 5 which is loaded onto the wafer stage 1. Therefore, when a wafer 5 is placed on the wafer stage 1, the outer area of the wafer 5 extends outside of the wafer stage 1 as shown in FIGS. 1 , 2 and 3.
Inner Diameters of the Outer-Ring:
The wafer stage outer-ring 2 has two different inner diameters. One is the inner diameter at the upper side of the outer-ring 2, and the other is the inner diameter at the lower side of the outer-ring 2. The inner diameter at the upper side of the outer-ring 2 is a few millimeters, for example 4 mm, larger than the diameter of the wafer 5. While the inner diameter at the lower side of the outer-ring 2 is few millimeters, for example 3 mm, smaller than the diameter of the wafer 5, but a few millimeters, for example 3 mm, larger than the diameter of wafer stage 1. That is to say, the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of the wafer 5 while the inner diameter at the lower side of the outer-ring 2 is smaller than the diameter of wafer 5, but larger than the diameter of wafer stage 1.
Outer Diameter of Outer-Ring:
The outer diameter of wafer stage outer-ring 2 is not critical and is usually 10-30 mm larger than the diameter of the wafer 5.
As described above, since the outer-ring 2 has two different inner diameters, there is a horizontal plane between one inner peripheral wall defining the inner diameter at the upper side of outer-ring 2 and the other inner peripheral wall defining the inner diameter at lower side of outer-ring 2. It is preferable that the position of this horizontal plane is adjusted to lie just below the backside of the wafer 5 with a small separation, so that this horizontal plane is not in physical contact with the backside of wafer 5. The separation between the horizontal plane and the backside of the wafer 5 is not critical and can be in the region of 0.2 mm to 10 mm, usually larger than 0.5 mm.
Height of the Upper Surface of Outer-Ring:
The height of the upper surface of the outer-ring 2 is important to get the best results. The upper surface of the outer-ring 2 should be slightly above the upper surface of the wafer 5 as shown in FIGS. 1 to 3 . The edge exclusion (EE) and wrapping film around the wafer edge are affected by the distance between upper surface of outer-ring 2 and the upper surface of the wafer 5, denoted by letter H (denoted by numeral 14) in FIGS. 2 and 3 . It is preferable to maintain the distance H within the range of 1 mm to 10 mm.
The outer-ring 2 is made of a metal, typically aluminum. The surface of outer-ring 2 may be coated with a dielectric material, for example Al2O3. Usually, the outer-ring 2 is configured to be in an electrically floating state. However, it should be noted that the electrical status of the outer-ring 2 does not affect its intended properties with this invention.
The wafer stage 1 is placed on the insulating block 3, preferably a dielectric block. However, this is not an essential requirement in obtaining intended properties with this invention. The only reason to place the wafer stage 1 on an insulating block 3 is to control the deposition properties by applying electrical power to wafer stage 1, when it is necessary.
Instead, one can apply a DC or RF electric power to the wafer stage 1 to control the deposition process.
Moreover, one can fabricate an electrostatic chuck (ESC) on the surface of the wafer stage 1 in order to fix the wafer 5 on the wafer stage 1 during film deposition. These power sources, ESC or any related electrical circuits are not shown in diagrams.
The height of the wafer stage 1 is not critical, but can be varied in the range of 1 mm to 50 mm.
Again, the wafer stage 1 does not have to be made of a single material, instead one can use a composite configuration made of different materials, for example a combination of metal and dielectrics as shown in FIG. 4 . In FIG. 4 , the wafer stage 1 is comprised of a metal disk 21, insulating disk 20 and metal disk 19. That is to say, in FIG. 4 , the wafer stage 1 is made of three separate pieces, so that the height of wafer stage 1 can be adjusted by removing the insulating disk 20, for example. Also, the height of the wafer stage 1 can be adjusted by inserting a further insulating disk, for example, so that the space between the upper surface of wafer stage 1 and the upper surface of wafer stage outer-ring 2 can be adjusted easily.
The wafer stage 1 may or may not be heated or cooled during film deposition. The heating or cooling mechanism of the wafer stage 1 is not shown in diagrams for simplicity.
The outer shield 4 is made of a metal. The inner diameter of the outer shield 4 is slightly larger than the outer diameter of the outer ring 2, so that there is a few millimeter separation between the inner peripheral wall of outer shield 4 and the outer peripheral wall outer ring 2. Alternatively, the insulating block 3 may extend up to the inside wall of the outer shield 4, although it is not shown. The narrow space 6 between the outer shield 4 and the outer-ring 2 is important in order to maintain the electrical status of the outer-ring 2 when it is in an electrically floating state.
In addition to the above-mentioned hardware, the wafer holder may include three or four wafer lift-up pins. These wafer lift-up pins are not shown in diagrams for simplicity.
According to the angled sputtering system in which a wafer holder 25 of an embodiment of the present invention is adopted and provided in the angled sputtering system, as shown in FIGS. 1 to 3 and as described above, the wafer fabricating process is carried out as follows, for example.
The process in obtaining desired properties with this invention is explained with reference to FIGS. 2 and 3 , which represent positions A (15) and B (16) labeled in FIG. 1 , respectively.
Usually, this PVD process is carried out at very low pressures, lower than 0.1 Pa. At these pressures the mean free path of gaseous species including sputtered atoms 12 becomes very short compared with the distance between the target 11 and the wafer 5. Therefore, almost all depositing atoms can be considered as coming with the angle as shown in FIGS. 2 and 3 , which the target 11 is placed with respect to the wafer 5 as shown in FIG. 1 .
Deposition at Position A (15):
A film deposits up to the wafer edge at position A (15) as shown in FIG. 2 .
The atoms' path at position A (15), where the farthest from the target 11, is shown by arrows 8. The atoms 12 are coming in at an angle, which the target 11 is placed with respect to the wafer 5, as shown in FIG. 1 .
Since the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of wafer 5, any shadowed region is not generated as shown in FIG. 2 . So that films can be deposited at the wafer edge, and a very small edge exclusion (EE) such as less than 2 mm EE can be obtained at position A (15).
As the pressure is low, gas phase collisions are very few, so that atoms coming in at an opposite angle, as shown by numeral 9, due to gas phase collisions are insignificant. However, this cannot be completely excluded. Even if some of these scattered atoms 9 reach the narrow space 7 between the outer-ring 2 and the wafer 5, these atoms deposit on the inside peripheral walls of the outer-ring 2.
There is a separation 10 between the backside surface of the wafer 5 and the upper surface of the horizontal plane between one inner peripheral wall defining the inner diameter at the upper side of outer-ring 2 and the other inner peripheral wall defining the inner diameter at lower side of outer-ring 2. In this example, the height of the separation 10 is 0.5 mm.
Because of the existence of this separation 10, the backside of the wafer 5 does not get contaminated with depositing material.
Further, since the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of wafer 5 while the inner diameter at the lower side of the outer-ring 2 is smaller than the diameter of wafer 5 but larger than the diameter of wafer stage 1, the narrow space 7 extends up to the insulating block 3, as shown in FIG. 2 . This is in order to assure that no film is deposited on the insulating block 3 supporting the outer-ring 2 and the wafer stage 1. The reason is, if a metal film is deposited so as to connect the outer-ring 2 and the wafer stage 1, the electrical potential of both the wafer stage 1 and the outer-ring 2 becomes the same. This creates problems if the wafer stage 1 is given RF or DC bias as a means to control the deposition.
Moreover, the extension of the narrow space 7 up to the insulating block 3, further reduces the probability in contaminating the backside of the wafer 5 with depositing material.
Deposition at Position B (16):
Film deposition process at position B (16) is shown in FIG. 3 .
As shown in FIG. 3 , atoms 12 are coming in at an angle, which the target 11 is placed with respect to the wafer 5 as shown in FIG. 1 , so that the outer-ring 2 may make a shadow on the wafer edge.
The length of the shadow depends on the height of the upper surface of outer-ring 2 with respect to the upper surface of the wafer 5, the distance of the narrow space 7 between the outer-ring 2 and the wafer 5, and the angle of target 11 with respect to the wafer 5.
In this embodiment, since the inner diameter at the upper side of the outer-ring 2 is larger than the diameter of the wafer 5, it is easy to select the height of the upper surface of outer-ring 2 with respect to the upper surface of the wafer 5, which is denoted as H (denoted by numeral 14) in FIG. 3 , in order to reduce the shadowed region, which may be generated by the existence of the outer-ring 2. For example, it is easy to select the height (H) by which any shadowed region is not generated as shown in FIG. 3 thereby depositing the films at the wafer edge with a very small edge exclusion (EE), such as less than 2 mm EE can be obtained at position B (16).
As the pressure is low, gas phase collisions are very few, so that atoms coming in at an opposite angle, as shown by numeral 9, due to gas phase collisions are insignificant.
Even if some of these scattered atoms 9 reach the narrow space 7 between the outer-ring 2 and the wafer 5, as described above about at the position A (15), the backside of the wafer 5 does not get contaminated with depositing material by the existence of the separation 10 as shown in FIG. 2 and the existence of narrow space 7 extending up to the insulating block 3. Also, no film is deposited on insulating block 3 supporting the outer-ring 2 and the wafer stage 1 since the narrow space 7 extends up to the insulating block 3 as shown in FIG. 3 .
Although preferable embodiments and example of the present invention are described above using the attached figures, the present invention is not limited to the before described embodiments and examples, and the present invention may be modified to various embodiments and examples within the technological scope defined by the accompanying claims and equivalents thereof.
Claims (7)
1. An angled sputtering Physical Vapor Deposition (PVD) apparatus comprising:
a wafer holder for positioning a wafer;
a target holder arranged to hold a target obliquely with a predetermined angle to a surface of the wafer, and
the wafer holder comprises a rotatable wafer stage configured for mounting the wafer, the diameter of the wafer being larger than that of the wafer stage, and
a wafer stage outer ring which surrounds the wafer stage,
the wafer stage outer ring comprises an upper portion, the inner diameter of which is larger than the diameter of the wafer stage, and a top surface of the upper portion is higher than a top surface of the wafer stage, and a lower portion of the wafer stage outer ring has an inner diameter which is smaller than the inner diameter of the upper portion and but larger than the diameter of the wafer stage and a top surface of the lower portion is lower than the top surface of the wafer stage so that the top surface of the lower portion is positioned not to contact the rear surface of the wafer mounted on the wafer stage, and
a height of the top surface of the upper portion and a distance between the inner diameter of the upper portion and the wafer stage are configured so that the upper portion makes a shadow on an edge of the wafer with respect to irradiation from the obliquely held target.
2. The angled sputtering PVD apparatus according to claim 1 , wherein a gap is formed between the lower portion of the wafer stage outer ring and the wafer stage.
3. The angled sputtering PVD apparatus according to claim 1 , wherein a space between the top surface of the lower portion and the top surface of the wafer stage is in the range of 0.2 mm to 10 mm.
4. The angled sputtering PVD apparatus according to claim 1 , wherein the wafer stage comprises at least two units to adjust a space between the top surface of the wafer stage and the top surface of the wafer stage outer ring.
5. A wafer holder used in an angled sputtering Physical Vapor Deposition (PVD) apparatus that includes a target arranged obliquely with a predetermined angle to a surface of a wafer and a sputtering is performed with rotating the wafer, the wafer holder comprising:
a rotatable wafer stage for mounting the wafer, and
a wafer stage outer ring surrounding the wafer stage,
wherein the wafer stage outer ring comprises an upper portion the inner diameter of the upper portion is larger than the diameter of the wafer stage and a top surface of the upper portion of the wafer stage outer ring is higher than a top surface of the wafer stage, and a lower portion of the wafer stage outer ring which has an inner diameter that is larger than the diameter of the wafer stage and a top surface of the lower portion is lower than a top surface of the wafer stage, and
a height of the top surface of the upper portion and a distance between the inner diameter of the upper portion and the wafer stage are configured so that the upper portion makes a shadow on an edge of the wafer with respect to irradiation from the obliquely held target.
6. The angled sputtering PVD apparatus according to claim 1 , wherein the shadow on the edge of the wafer is less than 2 mm.
7. The wafer holder according to claim 5 , wherein the shadow on the edge of the wafer is less than 2 mm.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/169,831 US8986522B2 (en) | 2005-02-25 | 2011-06-27 | Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus |
Applications Claiming Priority (4)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
JP2005-050064 | 2005-02-25 | ||
JP2005050064A JP4336320B2 (en) | 2005-02-25 | 2005-02-25 | Wafer holder |
US11/307,284 US20060281314A1 (en) | 2005-02-25 | 2006-01-30 | Wafer Holder And Method Of Holding A Wafer |
US13/169,831 US8986522B2 (en) | 2005-02-25 | 2011-06-27 | Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,284 Division US20060281314A1 (en) | 2005-02-25 | 2006-01-30 | Wafer Holder And Method Of Holding A Wafer |
Publications (2)
Publication Number | Publication Date |
---|---|
US20110253048A1 US20110253048A1 (en) | 2011-10-20 |
US8986522B2 true US8986522B2 (en) | 2015-03-24 |
Family
ID=36190762
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,284 Abandoned US20060281314A1 (en) | 2005-02-25 | 2006-01-30 | Wafer Holder And Method Of Holding A Wafer |
US13/169,831 Active 2028-08-04 US8986522B2 (en) | 2005-02-25 | 2011-06-27 | Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/307,284 Abandoned US20060281314A1 (en) | 2005-02-25 | 2006-01-30 | Wafer Holder And Method Of Holding A Wafer |
Country Status (6)
Country | Link |
---|---|
US (2) | US20060281314A1 (en) |
EP (1) | EP1696470A3 (en) |
JP (1) | JP4336320B2 (en) |
KR (1) | KR101089766B1 (en) |
CN (1) | CN1825556B (en) |
TW (1) | TWI316744B (en) |
Cited By (1)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210285092A1 (en) * | 2020-03-13 | 2021-09-16 | Tokyo Electron Limited | Sputtering apparatus |
Families Citing this family (8)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
WO2004095529A2 (en) * | 2003-03-21 | 2004-11-04 | Tokyo Electron Limited | Method and apparatus for reducing substrate backside deposition during processing |
JP4705816B2 (en) | 2005-07-27 | 2011-06-22 | 株式会社日立ハイテクノロジーズ | Plasma processing equipment |
JP2009260041A (en) * | 2008-04-17 | 2009-11-05 | Fuji Electric Device Technology Co Ltd | Method of manufacturing semiconductor device, and film formation device |
US20110042209A1 (en) * | 2008-06-25 | 2011-02-24 | Canon Anelva Corporation | Sputtering apparatus and recording medium for recording control program thereof |
JP6088780B2 (en) * | 2012-10-02 | 2017-03-01 | 株式会社アルバック | Plasma processing method and plasma processing apparatus |
US20140179108A1 (en) * | 2012-12-21 | 2014-06-26 | Applied Materials, Inc. | Wafer Edge Protection and Efficiency Using Inert Gas and Ring |
CN105185732A (en) * | 2015-08-24 | 2015-12-23 | 沈阳拓荆科技有限公司 | Ceramic ring capable of changing shape and appearance of surface film of wafer |
EP3987081A4 (en) * | 2019-06-18 | 2023-07-05 | Lam Research Corporation | Reduced diameter carrier ring hardware for substrate processing systems |
Citations (12)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4756810A (en) * | 1986-12-04 | 1988-07-12 | Machine Technology, Inc. | Deposition and planarizing methods and apparatus |
JPH02149670A (en) | 1988-11-29 | 1990-06-08 | Nec Corp | Sputtering film forming device |
US5529657A (en) | 1993-10-04 | 1996-06-25 | Tokyo Electron Limited | Plasma processing apparatus |
US5569350A (en) * | 1994-03-18 | 1996-10-29 | Anelva Corporation | Mechanism and method for mechanically removing a substrate |
US5903023A (en) | 1996-10-09 | 1999-05-11 | Oki Electric Industry Co., Ltd. | Semiconductor device, method of fabricating the same, and sputtering apparatus |
US5906684A (en) | 1993-09-16 | 1999-05-25 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
US6159299A (en) | 1999-02-09 | 2000-12-12 | Applied Materials, Inc. | Wafer pedestal with a purge ring |
JP2002115051A (en) | 2000-10-05 | 2002-04-19 | Anelva Corp | Bias sputtering device |
JP2002194540A (en) | 2000-12-26 | 2002-07-10 | Anelva Corp | Plasma assisted sputter deposition system |
US20030019582A1 (en) * | 2001-07-24 | 2003-01-30 | Tokyo Electron Limited Of Tbs Broadcast Center | Electrostatic control of deposition of, and etching by, ionized materials in semiconductor processing |
US6610171B2 (en) | 1993-09-16 | 2003-08-26 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
CN1540738A (en) | 2003-04-24 | 2004-10-27 | ���������ƴ���ʽ���� | Plasma treatment appts. focusing ring and base |
Family Cites Families (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6146504A (en) * | 1998-05-21 | 2000-11-14 | Applied Materials, Inc. | Substrate support and lift apparatus and method |
US6344105B1 (en) * | 1999-06-30 | 2002-02-05 | Lam Research Corporation | Techniques for improving etch rate uniformity |
JP4559595B2 (en) * | 2000-07-17 | 2010-10-06 | 東京エレクトロン株式会社 | Apparatus for placing object to be processed and plasma processing apparatus |
JP4583591B2 (en) * | 2000-12-15 | 2010-11-17 | 東京エレクトロン株式会社 | Processing method and processing apparatus |
US6776849B2 (en) * | 2002-03-15 | 2004-08-17 | Asm America, Inc. | Wafer holder with peripheral lift ring |
TWI228786B (en) * | 2002-04-16 | 2005-03-01 | Anelva Corp | Electrostatic chucking stage and substrate processing apparatus |
CN1518073A (en) * | 2003-01-07 | 2004-08-04 | 东京毅力科创株式会社 | Plasma processing device and focusing ring |
-
2005
- 2005-02-25 JP JP2005050064A patent/JP4336320B2/en active Active
-
2006
- 2006-01-30 US US11/307,284 patent/US20060281314A1/en not_active Abandoned
- 2006-02-09 TW TW095104424A patent/TWI316744B/en active
- 2006-02-14 KR KR1020060013967A patent/KR101089766B1/en active IP Right Grant
- 2006-02-24 CN CN2006100514176A patent/CN1825556B/en active Active
- 2006-02-24 EP EP06290313A patent/EP1696470A3/en not_active Withdrawn
-
2011
- 2011-06-27 US US13/169,831 patent/US8986522B2/en active Active
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US4756810A (en) * | 1986-12-04 | 1988-07-12 | Machine Technology, Inc. | Deposition and planarizing methods and apparatus |
JPH02149670A (en) | 1988-11-29 | 1990-06-08 | Nec Corp | Sputtering film forming device |
US6610171B2 (en) | 1993-09-16 | 2003-08-26 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
US5906684A (en) | 1993-09-16 | 1999-05-25 | Hitachi, Ltd. | Method of holding substrate and substrate holding system |
US5529657A (en) | 1993-10-04 | 1996-06-25 | Tokyo Electron Limited | Plasma processing apparatus |
US5569350A (en) * | 1994-03-18 | 1996-10-29 | Anelva Corporation | Mechanism and method for mechanically removing a substrate |
US5903023A (en) | 1996-10-09 | 1999-05-11 | Oki Electric Industry Co., Ltd. | Semiconductor device, method of fabricating the same, and sputtering apparatus |
US6159299A (en) | 1999-02-09 | 2000-12-12 | Applied Materials, Inc. | Wafer pedestal with a purge ring |
JP2002115051A (en) | 2000-10-05 | 2002-04-19 | Anelva Corp | Bias sputtering device |
JP2002194540A (en) | 2000-12-26 | 2002-07-10 | Anelva Corp | Plasma assisted sputter deposition system |
US20030019582A1 (en) * | 2001-07-24 | 2003-01-30 | Tokyo Electron Limited Of Tbs Broadcast Center | Electrostatic control of deposition of, and etching by, ionized materials in semiconductor processing |
CN1540738A (en) | 2003-04-24 | 2004-10-27 | ���������ƴ���ʽ���� | Plasma treatment appts. focusing ring and base |
US20040261946A1 (en) | 2003-04-24 | 2004-12-30 | Tokyo Electron Limited | Plasma processing apparatus, focus ring, and susceptor |
Non-Patent Citations (3)
Title |
---|
Handbook of Physical Vapor Deposition (PVD) Processing by Donald M. Mattox. Copyright 1998. |
Official Letter issued Aug. 8, 2008 in corresponding China Application No. 200610051417.6. |
Official Letter issued Nov. 27, 2008 in corresponding Taiwan Application No. 95104424 and English translation thereof. |
Cited By (2)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20210285092A1 (en) * | 2020-03-13 | 2021-09-16 | Tokyo Electron Limited | Sputtering apparatus |
US11608555B2 (en) * | 2020-03-13 | 2023-03-21 | Tokyo Electron Limited | Sputtering apparatus |
Also Published As
Publication number | Publication date |
---|---|
CN1825556B (en) | 2010-10-13 |
JP2006233283A (en) | 2006-09-07 |
TW200723429A (en) | 2007-06-16 |
KR20060094869A (en) | 2006-08-30 |
US20110253048A1 (en) | 2011-10-20 |
US20060281314A1 (en) | 2006-12-14 |
TWI316744B (en) | 2009-11-01 |
JP4336320B2 (en) | 2009-09-30 |
KR101089766B1 (en) | 2011-12-08 |
EP1696470A3 (en) | 2008-09-10 |
EP1696470A2 (en) | 2006-08-30 |
CN1825556A (en) | 2006-08-30 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8986522B2 (en) | Angled sputtering physical vapor deposition apparatus with wafer holder and wafer holder for an angled sputtering physical vapor deposition apparatus | |
US10388559B2 (en) | Apparatus for depositing a layer on a substrate in a processing gas | |
JP5086172B2 (en) | Device for shielding the edge of the workpiece | |
US6676812B2 (en) | Alignment mark shielding ring without arcing defect and method for using | |
US6743296B2 (en) | Apparatus and method for self-centering a wafer in a sputter chamber | |
US11935728B2 (en) | Apparatus and method of manufacturing a semiconductor device | |
US6171453B1 (en) | Alignment mark shielding ring and method of using | |
JP2019519931A (en) | Vacuum processing chamber and method of manufacturing vacuum processed plate substrate | |
JP2002521567A (en) | Physical vapor phase treatment of surfaces with non-uniformity compensation | |
US20220344133A1 (en) | Method for forming layer | |
US10978276B2 (en) | Substrate processing apparatus including top reflector above annular lamp assembly | |
US6176931B1 (en) | Wafer clamp ring for use in an ionized physical vapor deposition apparatus | |
KR102526529B1 (en) | Sputtering apparatus | |
US6652716B2 (en) | Apparatus and method for self-aligning a cover ring in a sputter chamber | |
JP5719212B2 (en) | Film forming method, resputtering method, and film forming apparatus | |
CN111118457A (en) | Apparatus for physical vapor deposition and method of forming film layer | |
JPS60249329A (en) | Spatter etching mechanism in vacuum treatment unit | |
JPH10176267A (en) | Sputtering device | |
KR20230062380A (en) | Substrate processing apparatus and substrate processing method |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 4TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1551); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |