|Publication number||US7560793 B2|
|Application number||US 10/929,272|
|Publication date||14 Jul 2009|
|Filing date||30 Aug 2004|
|Priority date||2 May 2002|
|Also published as||US7589029, US20030207593, US20050023584|
|Publication number||10929272, 929272, US 7560793 B2, US 7560793B2, US-B2-7560793, US7560793 B2, US7560793B2|
|Inventors||Garo J. Derderian, Gurtej Singh Sandhu|
|Original Assignee||Micron Technology, Inc.|
|Export Citation||BiBTeX, EndNote, RefMan|
|Patent Citations (101), Non-Patent Citations (99), Referenced by (24), Classifications (42), Legal Events (6)|
|External Links: USPTO, USPTO Assignment, Espacenet|
This application is a Divisional of U.S. application Ser. No. 10/137,058, filed May 2, 2002 which is incorporated herein by reference.
The present invention relates to deposition techniques and, more particularly, to deposition techniques for forming thin films on wafers or substrates and then converting the films into a different another composition.
Integrated circuits (IC) are often fabricated with one or more semiconductor devices, which may include diodes, capacitors, and different varieties of transistors. These devices are generally fabricated by creating thin films of various materials, e.g. metals, semiconductors or insulators, upon a substrate or semiconductor wafer. Wafer and substrate are used interchangeably to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereon. The physical characteristics and tightly controlled placement of films on a substrate will define the performance of the semiconductor device and its surrounding circuitry. Many semiconductor devices require a dielectric layer that must be reliable. Specifically, the dielectric layer must be essentially free from defects that cause shorting through the dielectric layer. Oxides and nitrides are used to form dielectric layers in semiconductor devices.
One process for forming metal oxide thin films on semiconductor wafers is chemical vapor deposition (“CVD”). CVD is used to form a thin film of a desired material from a reaction of vapor-phase chemicals containing the chemical constituents of the material. CVD processes operate by confining one or more semiconductor wafers in a reaction chamber. The chamber is filled with one or more gases that surround the wafer. The gases for the deposition of metal oxides includes a metal precursor and a reactant gas, e.g. water vapor, to be introduced into the chamber at the same time. Energy is supplied within the chamber and particularly to the reactant gases near the wafer surface. A typical energy is heat applied to the substrate. The energy activates the reactant gas chemistry to deposit a film from the gases onto the heated substrate. Such chemical vapor deposition of a solid onto a surface involves a heterogeneous surface reaction of the gaseous species that adsorb onto the surface. The rate of film growth and the quality of the film depend on the process conditions. Unfortunately, the metal precursor and the reactant gas also react during the gas phase remote from the substrate. Such a gas phase reaction produces contaminants and/or involve a significant quantity of precursor so that an insufficient amount is available for deposition on the substrate. As a result, the gas phase reaction may become dominant and the thin film coverage is poor. That is, pinholes may be formed in the resulting metal oxide layer. Moreover, using water (H2O) gas as the reactant gas results in impurities, such as hydroxide (OH), remaining in the resulting metal oxide layer.
Semiconductor fabrication continues to advance, requiring finer dimensional tolerances and control. Modem integrated circuit design has advanced to the point where line width may be 0.25 microns or less. As a result, repeatability and uniformity of processes and their results is becoming increasingly important. Generally, it is desired to have thin films deposited on the wafer to save space. Yet reducing the thickness of films can result in pinholes and in less mechanical strength.
Another development in the field of thin film technology for coating substrates is atomic layer deposition (ALD). A description of ALD is set forth in U.S. Pat. No. 5,879,459, which is herein incorporated by reference in its entirety. ALD operates by confining a wafer in a reaction chamber at a typical temperature of less than 300 degrees C. Precursor gas is pulsed into the chamber, wherein the pulsed precursor forms a monolayer on the substrate by chemisorption. The low temperature limits the bonding of the precursor to chemisorption, thus only a single layer, usually only one atom or molecule thick, is grown on the wafer. Each pulse is separated by a purge pulse which completely purges all of the precursor gas from the chamber before the next pulse of precursor gas begins. Each injection of precursor gas provides a new single atomic layer on the previously deposited layers to form a layer of film. Obviously, this significantly increases the time it takes to depose a layer having adequate thickness on the substrate. As a numerical example, ALD has a typical deposition rate of about 100 Å/min and CVD has a typical deposition rate of about 1000 Å/min. For at least this reason, ALD has not met with widespread commercial acceptance.
In light of the foregoing, there is a need for fabrication of thin films which are thinner and have a reduced number of defects.
The above mentioned problems with thin film fabrication techniques are addressed by the present invention and will be understood by reading and studying the following specification. Systems and methods are provided for fabricating thin films on substrates. The fabrication technique of the present invention grows a thin film by atomic layer deposition and then converts the film to produce a thin film having a different composition than the ALD deposited film. In an embodiment, each ALD thin film is converted before a subsequent ALD film is deposited. In one embodiment of the invention, a metal film is deposited by ALD. The metal film is then oxidized to produce a metal oxide film. In an embodiment, the metal is aluminum. In an embodiment, the metal is titanium. In an embodiment, the metal is tantalum.
In an embodiment, the thin film formed by atomic layer deposition is converted from an essentially pure metal film to a compound film that includes the metal and at least one second element. In an embodiment, the second element is oxygen. In an embodiment, the compound film is an oxide. In an embodiment, the second element is nitrogen. In an embodiment, the compound film is a nitride. In an embodiment, the second element is boron. In an embodiment, the compound film is a boride. In an embodiment, the second element is carbon. In an embodiment, the compound film is a carbide. In an embodiment, the second element is fluorine. In an embodiment, the compound film is a fluoride.
In an embodiment, a laminate or compound layer having at least two compounds in the layer is formed. The first element layer is deposited by ALD. This layer is then converted to a compound. A second element layer is deposited by ALD. This layer is then converted to a compound. In an embodiment, both the first and second elements are deposited by ALD and then both elements are converted. In an embodiment, one of the first element layer and second element layer is deposited by ALD and not converted. If the one layer includes a compound, then it is deposited by ALD in its compound form. The other of the first element layer and the second element layer is converted.
Additional embodiments of the invention include deposition devices and systems for forming metal oxide films on substrates, and machine readable media having fabrication instructions stored thereon, all according to the teachings of the present invention as described herein.
These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The terms wafer and substrate used in the following description include any structure having an exposed surface onto which a layer is deposited according to the present invention, for example to form the integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator is defined to include any material that is less electrically conductive than the materials referred to as conductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
According to the teachings of the present invention, fabrication of films on substrates, devices and systems for such fabrication, media containing instructions therefor, and integrated circuits produced according to the present invention are described.
The use, construction and fundamental operation of reactors for deposition of films are understood by those of ordinary skill in the art of semiconductor fabrication. The present invention may be practiced on a variety of such reactors without undue experimentation. Furthermore, one of ordinary skill in the art will comprehend the necessary detection, measurement, and control techniques in the art of semiconductor fabrication as well as the more inclusive art of industrial processing for producing films on substrates upon reading the disclosure.
It will be understood that the terms “precursor” and “reactant” are used herein to differentiate between a chemical compound that includes a metal component to be deposited on a substrate and a gas which reacts with the compound to deposit the metal component on a wafer. This nomenclature is used herein as a tool to clearly describe the invention as both the “precursor” and the “reactant” chemically react with each other to form the desired film on the substrate. Accordingly, the term “precursor” is not intended to imply a time relationship with the “reactant” unless explicitly described.
Applicant hereby incorporates by reference copending U.S. patent application Ser. No. 09/782,207, which is assigned to the assignee of the present application.
The precursor gas containing a first element, e.g., metal, to be deposited on the substrate now flows into the reaction chamber (212). The metals include, for example, titanium, tantalum, or aluminum. The metals can also include alloys of these metals or other metal that one of ordinary skill would deposit on a substrate. The precursor gas flow continues until a volume closely adjacent the surface of the substrate on which the metal will be deposited is saturated by the precursor gas (214). According to the teachings of the present invention, the precursor gas saturates the topology of the substrate so that adequate precursor material is adjacent the substrate surface by the precursor gas entering and filling the steps, trenches, and holes. One of ordinary skill will understand the same upon reading the disclosure. The precursor gas flow, as well as purge gas flow if present, continues until the required saturation occurs depending on the processing conditions dictated by the type of substrate and precursor gas, and the topology of the substrate (216). A substrate having numerous or high aspect steps may require a longer precursor gas flow period than a substrate which has few steps or relative low aspect steps
Precursor gas flow ends once the precursor gas saturates adjacent the substrate according to the processing conditions of the present deposition (218). After or substantially at the same time precursor gas flow is stopped, reactant gas flow (for example, activated hydrogen) begins in the reaction chamber (220). Reactant gas continues to flow into the reaction chamber until the reactant gas saturates the volume adjacent the surface of the substrate on which the substance in the precursor gas will be deposited (222). The precursor gas and the reactant gas chemically react and deposit the desired material in a ALD layer, e.g., monolayer, on the substrate. In an embodiment, the deposited monolayer is about one atomic layer thick. In an embodiment, the deposited ALD layer is more than one atomic layer thick. The monolayer and the ALD layer are an essentially pure layer of a single element.
The present process may continue the purge gas flow while the reactant gas flows into the reaction chamber (224). Once a sufficient quantity of reaction gas is present to complete the reaction with the precursor to deposit a layer on the substrate, reaction gas flow ends (226). Purge gas flow may continue to partially flush the residual reaction and precursor gases and the by-product gas of the precursor and reactant reaction from the reaction chamber. A converting gas flows into the reaction chamber (228). The converting gas includes an oxidizing gas. The oxidizing gas oxidizes the monolayer, which is a metal, to form a dielectric layer. The oxidation continues until sufficient time has elapsed to oxidize essentially all of the metal monolayer (230). If the monolayer is not sufficiently oxidized the process continues flowing the oxidizing gas to the metal monolayer. Once the monolayer is sufficiently converted, e.g., oxidized, then the process proceeds to step 232. At step 232, it is determined if the converted layer formed by the previous steps has the desired film thickness. If the converted formed by one or a plurality of the ALD and conversion steps of the present invention has the desired thickness, then the ALD and conversion process of the present invention ends. If purge gas is still flowing, then the purge gas flow ends (234) usually after the remnants of the precursor, reactant, and by-product gases are purged from the chamber. The process of the present invention terminates at box 236. The reader should note that process termination may comprise initiation of further processing and does not necessarily require shutdown of the reactor, e.g. the above sequence of steps can be repeated or additional fabrication steps are performed. While one embodiment of the invention includes all of the above steps, the present invention includes other embodiments which do not include all of the above steps.
If the desired thickness of the layer has not been achieved (222), then the process returns to step 210 or step 212 and begins another cycle. The process then reiterates the above sequence/process until step 232 determines that the converted layer has the desired thickness.
One embodiment of the present inventive process is shown in
The converting gas includes an activated element that reacts with the ALD deposited layer. In an embodiment, the converting gas includes an activated oxygen. In an embodiment, the converting gas includes activated NH3. In an embodiment, the converting gas includes activated N2O.
The amounts of the precursor gas, the reactant gas, or the converting gas meets or exceeds the amount of material required by the stoichiometry of the particular reaction. That is, the amount of precursor, reactant, converting gas flow, in certain embodiments, provides excess mass in the reactor. The excess mass is provided to ensure an adequate reaction at the surface of the wafer. In this embodiment, the ratio of precursor, reactant, or converting components in the gas phase usually is different than the stoichiometry of the film.
Dielectric layer or gate insulator layer 313 or 327 is a metal oxide material having a composition that includes the form MOx. In one embodiment, the metal component M is a refractory metal. In an embodiment, the refractory metal is tantalum (Ta). In an embodiment, the refractory metal is titanium (Ti). In an embodiment, the refractory metal is tungsten (W). The refractory metals of chromium (Cr), cobalt (Co), hafnium (Hf), molybdenum (Mo), niobium (Nb), vanadium (V) and zirconium (Zr) are included in some embodiments. Benefits may be derived by matching the metal oxide layer to the adjacent metal-containing electrode. For example, the TaOx layer 313 or 327 can be grown on a tantalum containing bottom electrode layer.
ALD reactor 400 includes means for supplying energy to the reactable constituents or compounds in the process gases in chamber 401 on the surface of the substrate 402. The supplied energy causes the reactable constituents to react or decompose and deposit a thin film onto an upper surface of substrate 402. In one embodiment, the supplied energy includes thermal energy supplied by heat lamps 406. In the illustrated example, lamps 406 are positioned in the base of chamber 401. Heat lamps 406 emit a significant amount of near-infra red radiation that passes through susceptor 407 to heat substrate 402. Alternatively, susceptor 407 is heated by heat lamps 406 and substrate 402 is heated by conduction from susceptor 407. The heat lamps 406 may be placed at alternate locations according to the parameters of the specific deposition process being performed according to the present invention.
Another embodiment supplies reaction energy by a radio frequency (RF) generator 408 as shown in
In general, the energy sources 406 and 408 are intended to provide sufficient reaction energy in a region near the surface of substrate 402 to cause decomposition and/or reaction of the constituents of the present gas to deposit the first element, e.g., the metal species, in the process gases onto a surface of the substrate. One of ordinary skill in the art will understand upon reading the disclosure that any one, combination, or equivalent of the above can be employed to provide the necessary reaction energy.
One embodiment includes plasma reactors because these allow film deposition at lower temperatures and are used in the semiconductor industry. However, some reactant constituents in the process gases may deposit at low temperatures using only thermal energy or other energy sources. Hence, the invention encompasses reactor designs using any energy source including either thermal heating, RF plasma, or the like.
ALD reactor 400 is illustrated as a single wafer reactor, but it should be understood that the invention is applicable to batch reactors.
Furthermore, ALD reactor 400 includes associated control apparatus (not shown) for detecting, measuring and controlling process conditions within ALD reactor 400. Associated control apparatus include, as examples, temperature sensors, pressure transducers, flow meters and control valves. Associated control apparatus further include other devices suitable for the detection, measurement and control of the various process conditions described herein.
One of ordinary skill in the art will comprehend other suitable reactors for practicing the invention described in this application, for example the reactors described in U.S. Pat. Nos. 5,879,459 and 6,305,314, herein incorporated by reference.
The control system 510 includes, integrally or separable therefrom, a machine readable media 535 which contains instructions for performing the present invention. Media 535 may be an electrical, magnetic, optical, mechanical, etc. storage device that stores instructions that are read by control system 510. Such storage devices include magnetic disks and tape, optical disks, computer memory, etc. Control system 510 may also include a processor (not shown) for issuing instructions to control reactor 400 based upon instructions read from machine readable media 535.
It will be understood that the above description of a memory device is intended to provide a general understanding of the memory and is not a complete description of all the elements and features of a specific type of memory, such as DRAM (Dynamic Random Access Memory). Further, the invention is equally applicable to any size and type of memory circuit and is not intended to be limited to the DRAM described above. Other alternative types of devices include SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM), as well as Synchlink or Rambus DRAMs and other emerging DRAM technologies.
With reference to
As shown in
Some examples of a circuit module include memory modules, device drivers, power modules, communication modems, processor modules and application-specific modules, and may include multilayer, multichip modules. Circuit module 800 may be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft and others. Circuit module 800 will have a variety of leads 810 extending therefrom and coupled to the dies 710 providing unilateral or bilateral communication and control.
While the above described embodiments describe first injecting the precursor gas and then injecting the reactant gas, it will be understood that it is within the scope of the present invention to first inject the reactant gas such that it saturates the volume adjacent the substrate and then inject the precursor. The precursor will enter the volume and react with the already present reactant gas and form a film on the substrate. The thus formed film is then converted according to the teachings of the present invention.
The above description described forming compounds, such as metal oxides, by ALD depositing a first monolayer, e.g., metal layer, on a substrate and/or a prior layer and then converting, e.g., oxidizing the metal layer to form a metal oxide. The present invention is also applicable to forming other elemental layers in an integrated circuit. For example, a layer is deposited using ALD and then the layer is nitrided. Thus, the layer is now a nitride layer. The process is repeated until the nitride layer has the desired thickness.
In another embodiment of the present invention, the layer is subjected to boron and thus becomes a boride layer. The above described steps are performed with the boron replacing the oxygen.
In another embodiment of the present invention, the layer is subjected to carbon and thus becomes a carbide layer. The above described steps are performed with the carbon replacing the oxygen.
In another embodiment of the present invention, the layer is subjected to fluorine and thus becomes a fluoride layer. The above described steps are performed with the fluorine replacing the oxygen.
In another embodiment of the present invention, the layer is subjected to phosphorus and thus becomes a phosphide layer. The above described steps are performed with the phosphorus replacing the oxygen.
The above description sets forth embodiments of the present invention that atomic layer deposit a single element, then subject it to a further element to convert the single element layer to an oxide, carbide, nitride, boride, fluoride, or phosphide two element layer. Embodiments of the present invention further provide for multiple element layer to be oxided or subjected to other elements for conversion as described herein. Accordingly, the present invention produces mixed phase films. In an embodiment, the mixed phase films include more than one base element. The first element is deposited using ALD in an ALD layer, monolayer or atomic layer. It is then converted according to the teachings of the present invention. A second element is deposited using ALD in a monolayer or atomic layer. The second element layer is then converted according to the teachings of the present invention. In an embodiment, the first or second element is an alloy of a metal. Consequently, mixed element film is formed by sequentially depositing and converting the first element and the subsequent element(s). It will be appreciated that the present method is adaptable to higher orders of elements in the film, wherein a third element is deposited and converted, . . . and an nth element is deposited and converted.
An example of such an ALD layer that is converted according to the teachings of the present invention include, but are not limited to, titanium and silicon in the base film. One embodiment would be formed by depositing both titanium and silicon by ALD then converting one or both according to the teachings of the present invention to form TiO2SiNx. Titanium is deposited in an ALD layer, such as a monolayer, using ALD and then converted according to the teachings herein. Silicon is deposited and then converted either before or after the titanium. Accordingly, the film that is formed alternates depositing and converting the titanium and the silicon.
An embodiment according to the teachings of the present invention includes depositing titanium and silicon by ALD and then converting both elements with oxygen to form TiOxSiOx. The titanium is first deposited, then oxidized. The silicon is then deposited, then converted using oxygen. In a further embodiment, the titanium and silicon are both deposited by ALD, then both converted by oxidizing the titanium and silicon. In a further embodiment, either the TiOx or SiOx is deposited according to ALD and the other of the TiOx or SiOx is deposited by ALD and then converted according to the teachings of the present invention.
An embodiment according to the teachings of the present invention includes depositing titanium by ALD and then converting the titanium using both oxygen and nitrogen to form a TiOxTiN layer. In a further embodiment, either the TiOx or TiN is deposited according to ALD and the other of the TiOx or TiN is deposited by ALD and then converted according to the teachings of the present invention.
An embodiment according to the teachings of the present invention includes depositing silicon by ALD and then converting the silicon using both oxygen and nitrogen to form a SiOxSiN layer. In a further embodiment, either the SiN or SiOx is deposited according to ALD and the other of the SiN or SiOx is deposited by ALD and then converted according to the teachings of the present invention.
An embodiment according to the teachings of the present invention includes depositing tantalum and silicon by ALD and converting tantalum with nitrogen to form TaNSi. The tantalum is deposited, then converted with nitrogen. The silicon is deposited by ALD. In a further embodiment, the present invention forms TaNTaSi.
An embodiment according to the teachings of the present invention includes depositing aluminum and titanium by ALD and then converting both elements with oxygen to form AlO3TiO2. The titanium is first deposited, then oxidized. The aluminum is then deposited, then converted using oxygen. In a further embodiment, the titanium and aluminum are both deposited by ALD, then both converted by oxidizing the titanium and aluminum. In a further embodiment, either the TiO2 or AlO3 is deposited according to ALD and the other of the TiO2 or AlO3 is deposited by ALD and then converted according to the teachings of the present invention.
The present invention includes methods of forming alloys or mixed element films and converting the alloy or mixed element films according to the teachings of the present invention. Some of the above embodiment describe specific elements that are deposited and converted or deposited in combination with elements that are converted according to the teachings of the present invention. It will be recognized that the order and methods described in conjunction with these specific elements are adaptable to other elements that are used to form layers in integrated circuits.
Thus, the present invention provides novel structures and methods for fabrication of thin films on substrates. The novel fabrication method of the present invention forms a first layer of a single element by ALD and then converts the first layer to a second layer having two constituent elements. The first layer is formed by atomic layer deposition and then converted. In an embodiment, each first layer produced during an atomic layer deposition is converted before a subsequent first layer is deposited on the prior converted sub-layer. In an embodiment, conversion is oxidation and the first layer is a metal. In an embodiment, each metal sub-layer produced during an atomic layer deposition is oxidized before a subsequent metal sub-layer is deposited on the prior oxidized metal sub-layer. Accordingly, each sub-layer is formed at a molecular level by atomic layer deposition and thus has a high quality. Quality includes low impurity and low defects. Each sub-layer is then oxidized. Accordingly, the oxidation is throughout the sub-layer and prevents non-oxidized areas in the sub-layer. The process is then repeated to until the oxidized sub-layers produce a film or layer that has the desired thickness.
The present invention includes any other applications in which the above structures and fabrication methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
|Cited Patent||Filing date||Publication date||Applicant||Title|
|US2501563||20 Feb 1946||21 Mar 1950||Libbey Owens Ford Glass Co||Method of forming strongly adherent metallic compound films by glow discharge|
|US3357961||24 May 1965||12 Dec 1967||Exxon Research Engineering Co||Copolymers of ethylene and hexadiene 1, 5|
|US3381114||18 Dec 1964||30 Apr 1968||Nippon Electric Co||Device for manufacturing epitaxial crystals|
|US3407479||28 Jun 1965||29 Oct 1968||Motorola Inc||Isolation of semiconductor devices|
|US3457123||28 Jun 1965||22 Jul 1969||Motorola Inc||Methods for making semiconductor structures having glass insulated islands|
|US3471754||22 Mar 1967||7 Oct 1969||Sony Corp||Isolation structure for integrated circuits|
|US3689357||10 Dec 1970||5 Sep 1972||Gen Motors Corp||Glass-polysilicon dielectric isolation|
|US3738817||5 Mar 1971||12 Jun 1973||Int Nickel Co||Wrought dispersion strengthened metals by powder metallurgy|
|US3833386||7 Jul 1972||3 Sep 1974||Grace W R & Co||Method of prepairing porous ceramic structures by firing a polyurethane foam that is impregnated with inorganic material|
|US3903232||19 Feb 1974||2 Sep 1975||Grace W R & Co||Dental and biomedical foams and method|
|US3926568||28 Aug 1974||16 Dec 1975||Int Nickel Co||High strength corrosion resistant nickel-base alloy|
|US3959191||30 Dec 1974||25 May 1976||W. R. Grace & Co.||Novel hydrophobic polyurethane foams|
|US4017322||9 Jun 1975||12 Apr 1977||Japan Inorganic Material||Method for reinforcing aqueous hydraulic cement|
|US4051354||3 Jul 1975||27 Sep 1977||Texas Instruments Incorporated||Fault-tolerant cell addressable array|
|US4058430||25 Nov 1975||15 Nov 1977||Tuomo Suntola||Method for producing compound thin films|
|US4137200||10 Jun 1977||30 Jan 1979||W. R. Grace & Co.||Crosslinked hydrophilic foams and method|
|US4215156||26 Aug 1977||29 Jul 1980||International Business Machines Corporation||Method for fabricating tantalum semiconductor contacts|
|US4292093||28 Dec 1979||29 Sep 1981||The United States Of America As Represented By The United States Department Of Energy||Method using laser irradiation for the production of atomically clean crystalline silicon and germanium surfaces|
|US4293679||27 May 1980||6 Oct 1981||W. R. Grace & Co.||Composition and method of controlling solid polyurethane particle size with water reactant|
|US4302620||29 Oct 1980||24 Nov 1981||Mobil Oil Corporation||Reactions involving zeolite catalysts modified with group IV A metals|
|US4305640||21 Nov 1979||15 Dec 1981||National Research Development Corporation||Laser beam annealing diffuser|
|US4333808||13 Feb 1981||8 Jun 1982||International Business Machines Corporation||Method for manufacture of ultra-thin film capacitor|
|US4358397||31 Dec 1980||9 Nov 1982||Mobil Oil Corporation||Zeolite catalysts modified with group IV A metals|
|US4394673||29 Sep 1980||19 Jul 1983||International Business Machines Corporation||Rare earth silicide Schottky barriers|
|US4399424||5 Oct 1981||16 Aug 1983||Itt Industries, Inc.||Gas sensor|
|US4403083||31 Aug 1982||6 Sep 1983||W. R. Grace & Co.||Preparation of solid polyurethane particles|
|US4413022||21 Jun 1979||1 Nov 1983||Canon Kabushiki Kaisha||Method for performing growth of compound thin films|
|US4590042||24 Dec 1984||20 May 1986||Tegal Corporation||Plasma reactor having slotted manifold|
|US4604162||23 Dec 1985||5 Aug 1986||Ncr Corporation||Formation and planarization of silicon-on-insulator structures|
|US4608215||23 Dec 1983||26 Aug 1986||Allied Corporation||Preparation of ceramics|
|US4645622||4 Dec 1985||24 Feb 1987||Dornier System Gmbh||Electrically conductive ceramic material|
|US4647947||13 Sep 1985||3 Mar 1987||Tokyo Shibaura Denki Kabushiki Kaisha||Optical protuberant bubble recording medium|
|US4663831||8 Oct 1985||12 May 1987||Motorola, Inc.||Method of forming transistors with poly-sidewall contacts utilizing deposition of polycrystalline and insulating layers combined with selective etching and oxidation of said layers|
|US4673962||21 Mar 1985||16 Jun 1987||Texas Instruments Incorporated||Vertical DRAM cell and method|
|US4725877||11 Apr 1986||16 Feb 1988||American Telephone And Telegraph Company, At&T Bell Laboratories||Metallized semiconductor device including an interface layer|
|US4725887||11 Sep 1985||16 Feb 1988||U.S. Philips Corporation||Method of and apparatus for processing video signals|
|US4757360||6 Jul 1983||12 Jul 1988||Rca Corporation||Floating gate memory device with facing asperities on floating and control gates|
|US4761768||4 Mar 1985||2 Aug 1988||Lattice Semiconductor Corporation||Programmable logic device|
|US4766569||5 Jun 1986||23 Aug 1988||Lattice Semiconductor Corporation||Programmable logic array|
|US4767641||3 Jul 1986||30 Aug 1988||Leybold-Heraeus Gmbh||Plasma treatment apparatus|
|US4864375||29 Apr 1988||5 Sep 1989||Texas Instruments Incorporated||Dram cell and method|
|US4894801||24 Jul 1987||16 Jan 1990||Hitachi, Ltd.||Stacked MOS transistor flip-flop memory cell|
|US4902533||19 Jun 1987||20 Feb 1990||Motorola, Inc.||Method for selectively depositing tungsten on a substrate by using a spin-on metal oxide|
|US4920071||18 Aug 1987||24 Apr 1990||Fairchild Camera And Instrument Corporation||High temperature interconnect system for an integrated circuit|
|US4920396||8 Apr 1988||24 Apr 1990||Nissan Motor Company, Limited||CMOS having buried layer for carrier recombination|
|US4933743||14 Aug 1989||12 Jun 1990||Fairchild Semiconductor Corporation||High performance interconnect system for an integrated circuit|
|US4940636||21 Jul 1988||10 Jul 1990||U.S. Philips Corporation||Optical interference filter|
|US4947221||10 Dec 1986||7 Aug 1990||General Electric Company||Memory cell for a dense EPROM|
|US4948937||23 Dec 1988||14 Aug 1990||Itt Corporation||Apparatus and method for heat cleaning semiconductor material|
|US4961004||16 Nov 1989||2 Oct 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing samarium to reduce afterglow|
|US4962879||25 Sep 1989||16 Oct 1990||Duke University||Method for bubble-free bonding of silicon wafers|
|US4963753||16 Nov 1989||16 Oct 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing gadolinium to reduce afterglow|
|US4963754||16 Nov 1989||16 Oct 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing thulium to reduce afterglow|
|US4967085||16 Nov 1989||30 Oct 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing neodymium to reduce afterglow|
|US4967087||16 Nov 1989||30 Oct 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing ytterbium to reduce afterglow|
|US4972086||16 Nov 1989||20 Nov 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing erbium to reduce afterglow|
|US4972516||16 Nov 1989||20 Nov 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphur containing holmium to reduce afterglow|
|US4975014||1 Sep 1989||4 Dec 1990||The Boeing Company||High temperature low thermal expansion fastener|
|US4975588||16 Nov 1989||4 Dec 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing lutetium to reduce afterglow|
|US4980559||15 Nov 1989||25 Dec 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phospher containing europium to reduce afterglow|
|US4980560||16 Nov 1989||25 Dec 1990||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing scandium|
|US4983847||16 Nov 1989||8 Jan 1991||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing indium|
|US4987089||23 Jul 1990||22 Jan 1991||Micron Technology, Inc.||BiCMOS process and process for forming bipolar transistors on wafers also containing FETs|
|US4988880||3 Feb 1989||29 Jan 1991||Eastman Kodak Company||X-ray intensifying screen containing hafnia phosphor|
|US4990282||27 Jun 1990||5 Feb 1991||Eastman Kodak Company||Titanium activated hafnia and/or zirconia host phosphor containing scandium|
|US4992205||27 Jun 1990||12 Feb 1991||Eastman Kodak Company||Titanium activated hafnia and/or zirconia host phosphor containing indium|
|US4993358||28 Jul 1989||19 Feb 1991||Watkins-Johnson Company||Chemical vapor deposition reactor and method of operation|
|US4994205||29 Jun 1990||19 Feb 1991||Eastman Kodak Company||Composition containing a hafnia phosphor of enhanced luminescence|
|US4996003||29 Jun 1990||26 Feb 1991||Eastman Kodak Company||Titanium activated hafnia and/or zirconia host phosphor containing a selected rare earth|
|US5001526||7 Nov 1988||19 Mar 1991||Fujitsu Limited||Dram cell formed on an insulating layer having a buried semiconductor pillar structure and a manufacturing method thereof|
|US5006192||21 Nov 1988||9 Apr 1991||Mitsubishi Denki Kabushiki Kaisha||Apparatus for producing semiconductor devices|
|US5008034||29 Jun 1990||16 Apr 1991||Eastman Kodak Company||Titanium activated hafnia and/or zirconia host phosphor containing neodymium|
|US5017504||21 Apr 1989||21 May 1991||Mitsubishi Denki Kabushiki Kaisha||Vertical type MOS transistor and method of formation thereof|
|US5017791||16 Nov 1989||21 May 1991||Eastman Kodak Company||X-ray intensifying screen including a titanium activated hafnium dioxide phosphor containing yttrium to reduce afterglow|
|US5021355||18 May 1990||4 Jun 1991||International Business Machines Corporation||Method of fabricating cross-point lightly-doped drain-source trench transistor|
|US5028977||16 Jun 1989||2 Jul 1991||Massachusetts Institute Of Technology||Merged bipolar and insulated gate transistors|
|US5032545||30 Oct 1990||16 Jul 1991||Micron Technology, Inc.||Process for preventing a native oxide from forming on the surface of a semiconductor material and integrated circuit capacitors produced thereby|
|US5049516||15 Dec 1989||17 Sep 1991||Mitsubishi Denki Kabushiki Kaisha||Method of manufacturing semiconductor memory device|
|US5055319||2 Apr 1990||8 Oct 1991||The Regents Of The University Of California||Controlled high rate deposition of metal oxide films|
|US5075536||17 May 1990||24 Dec 1991||Caterpillar Inc.||Heating element assembly for glow plug|
|US5080928||5 Oct 1990||14 Jan 1992||Gte Laboratories Incorporated||Method for making moisture insensitive zinc sulfide based luminescent materials|
|US5084606||17 May 1990||28 Jan 1992||Caterpillar Inc.||Encapsulated heating filament for glow plug|
|US5089084||3 Dec 1990||18 Feb 1992||Micron Technology, Inc.||Hydrofluoric acid etcher and cascade rinser|
|US5095218||20 Jul 1990||10 Mar 1992||Eastman Kodak Company||X-ray intensifying screen with enhanced emission|
|US5097291||22 Apr 1991||17 Mar 1992||Nikon Corporation||Energy amount control device|
|US5102817||26 Nov 1990||7 Apr 1992||Texas Instruments Incorporated||Vertical DRAM cell and method|
|US5110752||10 Jul 1991||5 May 1992||Industrial Technology Research Institute||Roughened polysilicon surface capacitor electrode plate for high denity dram|
|US5119329||13 May 1991||2 Jun 1992||Radiant Technologies||Memory cell based on ferro-electric non volatile variable resistive element|
|US5122848||8 Apr 1991||16 Jun 1992||Micron Technology, Inc.||Insulated-gate vertical field-effect transistor with high current drive and minimum overlap capacitance|
|US5122856||25 Oct 1990||16 Jun 1992||Nissan Motor Co., Ltd.||Semiconductor device|
|US5135879||20 May 1991||4 Aug 1992||Texas Instruments Incorporated||Method of fabricating a high density EPROM cell on a trench wall|
|US5135889||9 Dec 1991||4 Aug 1992||Micron Technology, Inc.||Method for forming a shielding structure for decoupling signal traces in a semiconductor|
|US5149596||5 Oct 1990||22 Sep 1992||The United States Of America As Represented By The United States Department Of Energy||Vapor deposition of thin films|
|US5156987||18 Dec 1991||20 Oct 1992||Micron Technology, Inc.||High performance thin film transistor (TFT) by solid phase epitaxial regrowth|
|US5177028||22 Oct 1991||5 Jan 1993||Micron Technology, Inc.||Trench isolation method having a double polysilicon gate formed on mesas|
|US5198029||19 Feb 1992||30 Mar 1993||Gte Products Corporation||Apparatus for coating small solids|
|US5202278||10 Sep 1991||13 Apr 1993||Micron Technology, Inc.||Method of forming a capacitor in semiconductor wafer processing|
|US5208657||22 Jul 1991||4 May 1993||Texas Instruments Incorporated||DRAM Cell with trench capacitor and vertical channel in substrate|
|US5223001||19 Nov 1992||29 Jun 1993||Tokyo Electron Kabushiki Kaisha||Vacuum processing apparatus|
|US6200893 *||11 Mar 1999||13 Mar 2001||Genus, Inc||Radical-assisted sequential CVD|
|US6759081 *||30 Apr 2002||6 Jul 2004||Asm International, N.V.||Method of depositing thin films for magnetic heads|
|1||"Improved Metallurgy for Wiring Very Large Scale Integrated Circuits", International Technology Disclosures, 4, Abstract (1986),1 page.|
|2||Aarik, Jaan , et al., "Atomic layer growth of epitaxial TiO/sub2/thin films from TiCl/sub 4/ and H/sub 2/O on alpha -Al/sub 2/O/sub 3/ substrates", Journal of Crystal Growth, 242(1-2), (2002),189-198.|
|3||Aarik, Jaan , et al., "Influence of substrate temperature on atomic layer growth and properties of HfO/sub 2/ thin films", Thin Solid Films, 340(1-2), (1999),110-116.|
|4||Aarik, Jaan , et al., "Phase transformations in hafnium dioxide thin films grown by atomic layer doposition at high temperatures", Applied Surface Science, 173(1-2), (Mar. 2001),15-21.|
|5||Aarik, Jaan , et al., "Texture Development in nanocrystalline hafnium dioxide thin films grown by atomic layer deposition", Journal of Crystal Growth, 220, (2000),105-113.|
|6||Ahn, Kie Y., et al., "Highly Reliable Amorphous High-K Gate Oxide ZrO2", Micron Docket No. 01-0516, (May 17, 2001),3 pages.|
|7||Alen, Petra , "Atomic Layer deposition of Ta(Al)N(C) thin films using trimethylaluminum as a reducing agent", Journal of the Electrochemical Society, 148(10), (Oct. 2001),G566-G571.|
|8||Bendoraitis, J G., et al., "Optical energy gaps in the monoclinic oxides of hafnium and zirconium and their solid solutions", Journal of Physical Chemistry, 69(10), (1965),3666-3667.|
|9||Braud, F. , "Ultra Thin Diffusion Barriers for Cu Interconnections at The Gigabit Generation and Beyond", VMIC Conference Proceedings, (1996),174-179.|
|10||Bright, A A., et al., "Low-rate plasma oxidation of Si in a dilute oxygen/helium plasma for low-temperature gate quality Si/Sio2 interfaces", Applied Physics Letters, 58(6), (Feb. 1991),619-621.|
|11||Bunshah, Rointan F., et al., "Deposition Technologies for Films and Coatings: Developments and Applications", Park Ridge, N.J., U.S.A. : Noyes Publications,(1982), 102-103.|
|12||Callegari, A. , et al., "Physical and electrical characterizations of Hafnium oxide and Hafnium silicate sputtered films", Journal of Applied Physics, 90(12), (Dec. 15, 2001),6466-75.|
|13||Cava, R J., "Improved of the dielectric properties of Ta/sub 2/O/sub 5/ through substitution with Al/sub 2/O/sub 3/", Applied Physics Letters, 70(11), (Mar. 1997),1396-8.|
|14||Chang, Hyo S., et al., "Excellent thermal stability of Al203/ZrO2/Al203 stack structure of metal-oxide-semiconductor gate dielectrics application", Applied Physics Letters, 80(18), (May 6, 2002),3385-7.|
|15||Chen, P. J., et al., "Thermal stability ans scalability of Zr-aluminate-based high-k gate stacks", Symposium on VLSI Technology Digest, (2002),192-3.|
|16||Cheng, Baohong, et al., "The Impact of High-k Gate Dielectrics and Metal Gate Electrodes on Sub-100nm MOSFET's", IEEE Transactions on Electron Devices, 46(7), (Jul. 1999),1537-1544.|
|17||Clark, P , "IMEC Highlights Hafnium, Metal Gates for High-k Integration", Semiconductor Business News, at Silicon Strategies.com,(Oct. 11, 2002),2 pages.|
|18||Colombo, D. , et al., "Anhydrous Metal Nitrates as Volatile Single Source Precursors for the CVD of Metal Oxide Films", Communications, Department of EE, U of M, Mpls, MN, (Jul. 7, 1998),3 pages.|
|19||Conley, Jr., J. F., et al., "Atomic Layer Deposition of Hafnium Oxide Using Anhydrous Hafnium Nitrate", Electrochemical and Solid-State Lett., 5,(5), (2002),C57-C59.|
|20||Copel, M. , "Structure and stability of ultrathin zirconium oxide layers on Si(001)", Applied Physics Letters, 76(4), (Jan. 2000),436-438.|
|21||Da Rosa, E B., et al., "Annealing of ZrAl/sub x/O/sub y/ ultrathin films on Si in a vacuum or in O/sub 2/", Journal of the Electrochemical Society, 148 (12), (Dec. 2001),G695-G703.|
|22||De Flaviis, Franco , et al., "Planar microwave integrated phase-shifter design with high purity ferroelectric material", IEEE Transactions on Microwave Theory & Techniques, 45(6), (Jun. 1997),963-969.|
|23||Desu, S B., "Minimization of Fatigue in Ferroelectric Films", Physica Status Solidi A, 151(2), (1995),467-480.|
|24||Ding, "Copper Barrier, Seed Layer and Planerization Technologies", VMIC Conference Proceedings, (1997),87-92.|
|25||Dusco, C , et al., "Deposition of tin oxide into porous silicon by atomic layer epitaxy", Journal of the Electrochemical Society, 143, (1996),683-687.|
|26||El-Kareh, B , et al., "The evolution of DRAM cell technology", Solid State Technology, 40(5), (1997),89-90, 92, 95-6, 98, 100-1.|
|27||Engelhardt, M. , "Modern Applications of Plasma Etching and Patterning in Silicon Process Technology", Contributions to Plasma Physics, 39(5), (1999),473-478.|
|28||Fong, Y. , "Oxides Grown on Textured Single-Crystal Silicon-Dependence on Process and Application in EEPROMs", IEEE Transactions on Electron Devices, 37(3), (Mar. 1990),pp. 583-590.|
|29||Forsgren, Katarina , "Atomic Layer Deposition of HfO2 using hafnium iodide", Conference held in Monterey, California, (May 2001), 1 page.|
|30||Fuyuki, Takashi, et al., "Electronic Properties of the Interface between Si and TiO2 Deposited at Very Low Temperatures", Japanese Journal of Applied Physics, 25(9), (Sep. 1986),1288-1291.|
|31||Fuyuki, Takashi, et al., "Initial stage of ultra-thin SiO/sub 2/formation at low temperatures using activated oxygen", Applied Surface Science, 117-118, (Jun. 1997),123-126.|
|32||Gartner, M , et al., "Spectroellipsometric characterization of lanthanide-doped TiO2 films obtained via the sol-gel technique", Thin Solid Films, 234(1-2), (1993),561-565.|
|33||Gasser, Werner, et al., "Quasi-monolayer deposition of silicon dioxide", Thin Solid Films, 250(1-2), (1994),213-218.|
|34||Geller, S. , et al., "Crystallographic Studies of Perovskite-like Compounds. II. Rare Earth Aluminates", Acta Cryst., 9, (May 1956),1019-1025.|
|35||Geusic, J., et al., "Structured Silicon Surfaces and Tunnel Oxides for Flash Memory Devices", Micron Disclosure, (Sep. 25, 1997).|
|36||Giess, E. A., et al., "Lanthanide gallate perovskite-type substrates for epitaxial, high-T/sub c/superconducting Ba/sub 2/YCu/sub 3/O/sub 7-delta/films", IBM Journal of Research and Development, 34(6), (Nov. 1990),916-926.|
|37||Guo, Xin, et al., "High quality ultra-thin (1.5 nm) TiO2-Si3N 4 gate dielectric for deep sub-micron CMOS technology", IEDM Technical Digest, International Electron Devices Meeting, Ctied in related application,(Dec. 5-8, 1999),137-140.|
|38||Gusev, E P., et al., "Ultrathin High-K Dielectrics Grown by Atomic Layer Deposition: A Comparative Study of ZrO2, HfO2, Y203 and AI203", Electrochemical Society Proceedings vol. 2001-9, (2001),189-195.|
|39||Gutowski, M J., "Thermodynamic stability of high-K dielectric metal oxides ZrO/sub 2/ and HfO/sub 2/ in contact with Si and SiO/sub 2/", Applied Physics Letters, 80(11), (Mar. 18, 2002),1897-1899.|
|40||Hao, M. Y., "Electrical Characteristics of Oxynitrides Grown on Textured Single-Crystal Silicon", Appl. Phys. Lett., 60, (Jan. 1992),445-447.|
|41||Hirayama, Masaki, et al., "Low-Temperature Growth of High-Integrity Silicon Oxide Films by Oxygen Radical Generated in High Density Krypton Plasma", International Electron Devices Meeting 1999, Technical Digest, (1999),249-252.|
|42||Hubbard, K. J., "Thermodynamic stability of binary oxides in contact with silicon", Journal of Materials Research, 11(11), (Nov. 1996),2757-2776.|
|43||Hunt, C. E., et al., "Direct bonding of micromachined silicon wafers for laser diode heat exchanger applications", Journal of Micromechanics and Microengineering, 1(3), (Sep. 1991),152-156.|
|44||Iddles, D M., et al., "Relationships between dopants, microstructure and the microwave dielectric properties of ZrO2-TiO2-SnO2 ceramics", Journal of Materials Science, 27(23), (Dec. 1992),6303-6310.|
|45||Iijima, T. , "Microstructure and Electrical Properties of Amorphous W-Si-N Barrier Layer for Cu Interconnections", 1996 VMIC Conference, (1996),168-173.|
|46||Jeon, Sanghun, et al., "Excellent electrical characteristics of lanthanide (Pr, Nd, Sm, Gd, and Dy) oxide and lanthanide-doped oxide for MOS gate dielectric applications", Electron Devices Meeting, 2001, IEDM Technical Digest. International, (2001),471-474.|
|47||Jeon, Sanghun, et al., "Ultrathin nitrided-nanolaminate (AI203/ZrO2/AI203) for metal?oxide?semiconductor gate dielectric applications", Journal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures, 20(3), (May 2002),1143-5.|
|48||Jeong, Chang-Wook, et al., "Plasma-Assisted Atomic layer Growth of High-Quality Aluminum Oxide Thin Films", Japanese Journal of Applied Physics, 40, (Jan. 2001),285-289.|
|49||Kawai, Y , et al., "Ultra-low-temperature growth of high-integrity gate oxide films by low-energy Ion-assisted oxidation", Applied Physics Letters, 64(17), (Apr. 1994),2223-2225.|
|50||Keomany, D. , et al., "Sol gel preparaton of mixed cerium-titanium oxide thin films", Solar Energy Materials and Solar Cells, 33(4), (Aug. 1994),429-441.|
|51||Kim, Byoung-Youp , et al., "Comparison study for TiN films deposited from different method: chemical vapor deposition and atomic layer deposition", Mechanisms of Surface and Microstructure Evolution in Deposited Films and Film Structures Symposium (Materials Research Society Symposium Proceedings vol. 672), (2001),7.8.1-7.8.6.|
|52||Kim, C T., et al., "Application of AI203 Grown by Atomic Layer Deposition to DRAM and FeRAM" International Symposium in Integrated Ferroelectrics, (Mar. 2000),316.|
|53||Kim, D., et al. , "Atomic Control of Substrate Termination and Heteroepitaxial Growth of SrTiO3/LaAI03 Films", Journal of the Korean Physical Society, 36(6), (Jun. 2000),444-448.|
|54||Kim, Taeseok , et al., "Correlation between strain and dielectric properties in ZrTiO/sub 4/ thin films", Applied Physics Letters, 76(21), (May 2000),3043-3045.|
|55||Kim, Taeseok, et al., "Dielectric properties and strain analysis in paraelectric ZrTiO/sub 4/ thin films deposited by DC magnetron sputtering", Japenese Journal of Applied Physics Part 1-Regular Papers Short Notes & Review Papers, 39(7A), (2000),4153-4157.|
|56||Kim, Y. et al., "Substrate dependence on the optical properties of Al/sub 2/O/sub 3/ films grown by atomic layer deposition", Applied Physics Letters, 71(25, 22 ), (Dec. 1997),3604-3606.|
|57||Kim, Yongjo , et al., "Effect of microstructures on the microwave dielectric properties of ZrTiO/sub 4/ thin films", Applied Physics Letters, 78(16), (Apr. 16, 2001),2363-2365.|
|58||Klaus, J W., et al., "Atomic Layer Controlled Growth of SiO2 Films Using Binary Reaction Sequence Chemistry", Applied Physics Letters, 70(9), (Mar. 3, 1997),1092-94.|
|59||Krauter, G. , et al., "Room Temperature Silicon Wafer Bonding with Ultra-Thin Polymer Films", Advanced Materials, 9(5), (1997),417-420.|
|60||Kukli, K , et al., "Comparison of hafnium oxide films grown by atomic layer deposition from iodide and chloride precursors", Thin Solid Films, 416, (2002),72-79.|
|61||Kukli, K , et al., "Controlled growth of yttrium oxysulphide thin films by atomic layer deposition", Materials Science Forum, 315-317, (1999),216-221.|
|62||Kukli, K J., et al., "Properties of hafnium oxide films grown by atomic layer deposition from hafnium tetraiodide and oxygen", Journal of Applied Physics, 92(10), (Nov. 15, 2002),5698-5703.|
|63||Kukli, Kaupo , "Dielectric Properties of Zirconium Oxide Grown by Atomic Layer Deposition from Iodide Precursor", Journal of The Electrochemical Society, 148(12), (2001),F227-F232.|
|64||Kukli, Kaupo , et al., "Influence of thickness and growth temperature on the properties of zirconium oxide films growth by atomic layer deposition on silion", Thin Solid Films, 410(1-2), (2002),53-60.|
|65||Kukli, Kaupo , et al., "Low-Temperature Deposition of Zirconium Oxide-Based Nanocrystalline Films by Alternate Supply of Zr[OC(CH3)3]4 and H2O", Chemical Vapor Deposition, 6(6), (2000),297-302.|
|66||Kukli, Kaupo, "Atomic Layer Deposition of Titanium Oxide from TiI4 and H202", Chemical Vapor Deposition, 6(6), (2000), 303-310.|
|67||Laursen, T. , "Encapsulation of Copper by Nitridation of Cu-Ti Alloy/Bilayer Structures", International Conference on Metallurgical Coatings and Thin Films, Abstract No. H1.03, San Diego, CA, (Apr. 1997),309.|
|68||Lee, A E., et al., "Epitaxially grown sputtered LaAIO3 films", Applied Physics Letters, 57(19), (Nov. 1990),2019-2021.|
|69||Lee, Byoung H., et al., "Ultrathin Hafnium Oxide with Low Leakage and Excellent Reliability for Alternative Gate Dielectric Application", Technical Digest of IEDM, (1999),133-136.|
|70||Lee, C H., et al., "MOS Device with High Quality Ultra Thin CVD ZrO2 Gate Dielectrics and Self-Aligned TaN and TaN/Poly-Si Gate electrodes", 2001 Symposium on VLSI, Technology Digest of Technical Papers, (2001),137-138.|
|71||Lee, C. H., et al., "MOS Characteristics of Ultra Thin Rapid Thermal CVD ZrO2 and Zr Silicate Gate Dielectrics", Electron Devices Meeting, 2000. IEDM Technical Digest. International, (2000),27-30.|
|72||Lee, Cheng-Chung, et al., "Ion-assisted deposition of silver films", Thin Solid Films, vol. 359, (2000),95-97.|
|73||Lee, Dong H., et al., "Metalorganic chemical vapor deposition of TiO/sub 2/:N anatase thin films on Si substrate", Applied Physics Letters, 66(7), (Feb. 1995),815-816.|
|74||Lee, et al., "Ultrathin Hafnium Oxide with Low Leakage and excellent Reliability fo rAlternative Gae Dielecric Application", IEEE Technical Digest of International Electron Devices Meeting 1999, (1999),133-136.|
|75||Lee, L P., et al., "Monolithic 77 K dc SQUID magnetometer", Applied Physics Letters, 59(23), (Dec. 1991),3051-3053.|
|76||Lee, S. J., et al., "Hafnium oxide gate stack prepared by in situ rapid thermal chemical vapor deposition process for advanced gate dielectrics" Journal of Applied Physics, 92 (5), (Sep. 1, 2002),2807-09.|
|77||Leskela, M. , et al., "ALD precursor chemistry: Evolution and future challenges", J. Phys. IV France, 9, (1999),837-852.|
|78||Liu, C. T., "Circuit Requirement and Integration Challenges of Thin Gate Dielectrics for Ultra Small MOSFETs", International Electron Devices Meeting 1998. Technical Digest, (1998),747-750.|
|79||Liu, Y C., et al., "Growth of ultrathin SiO/sub 2/ on Si by surface irradiation with an O/sub 2/+Ar electron cyclotron resonance microwave plasma at low temperatures", Journal of Applied Physics, 85(3), (Feb. 1999),1911-1915.|
|80||Luan, et al., "High Quality Ta2O5 Gate Dielectrics and T[. . . ]", IEEE Technical Digest of Int. Elec. Digest Mtng 1999, (1999),141-142.|
|81||Lucovsky, G , et al., "Microscopic model for enhanced dielectric constants in low concentration SiO/sub 2/-rich noncrystalline Zr and Hf silicate alloys", Applied Physics Letters, 77(18), (Oct. 2000),2912-2914.|
|82||Luo, Z J., et al., "Ultra-thin ZrO2 (or Silicate) with High Thermal Stability for CMOS GAte Applications", 2001 Symposium on VLSI Technology Digest of Technical Papers, (2001),135-136.|
|83||Martin, P J., et al., "Ion-beam-assisted deposition of thin films", Applied Optics, 22(1), (Jan. 1983),178-184.|
|84||Molodyk, A A., et al., "Volatile Surfactant-Assisted MOCVD: Application to LaAl03 Thin Film Growth", Chemical Vapor Deposition, 6(3), (Jun. 2000),133-138.|
|85||Molsa, Heini, et al., "Growth of yttrium oxide thin films from beta -diketonate precursor", Advanced Materials for Optics and Electronics, 4(6), (Nov.-Dec. 1994),389-400.|
|86||Muller, D. A., "The electronic structure at the atomic scale of ultrathin gate oxides", Nature, 399(6738), (Jun. 24, 1999),758-61.|
|87||Nakagawara, Osamu , et al., "Electrical properties of (Zr, Sn)TiO4 dielectric thin film prepared by pulsed laser deposition", Journal of Applied Physics, 80(1), (Jul. 1996), 388-392.|
|88||Nakajima, Anri , et al., "NH/sub 3/-annealed atomic-layer-deposited silicon nitride as a high-k gate dielectric with high reliability", Applied Physics Letters, 80(7), (Feb. 2002),1252-1254.|
|89||Nakajima, Anri, "Soft breakdown free atomic-layer-deposited silicon-nitride/SiO/sub 2/ stack gate dielectrics", International Electron Devices Meeting. Technical Digest, (2001),6.5.1-4.|
|90||Nakajima, Anri, et al., "Atomic-layer deposition of ZrO/sub 2/with a Si nitride barrier layer", Applied Physics Letters, 81(15), (Oct. 2002),2824-2826.|
|91||Neumayer, D A., et al., "Materials characterization of ZrO/sub 2/-SiO/sub 2/ and HfO/sub 2/-SiO/sub 2/ binary oxides deposited by chemical solution deposition", Journal of Applied Physics, 90(4), (Aug. 15, 2001),1801-1808.|
|92||Nieminen, Minna, et al., "Formation and stability of lanthanum oxide thin films deposited from B-diketonate precursor", Applied Surface Science, 174(2), (Apr. 16, 2001),155-165.|
|93||Niilisk, A , "Atomic-scale optical monitoring of the initial growth of TiO2 thin films", Proceedings of the SPIE-The International Society for Optical Engineering, 4318, (2001),72-77.|
|94||None Identified, "Improved Metallurgy for Wiring Very Large Scale Integrated Circuits", International Technology Disclosures, vol. 4, No. 9, (1986),p. 2.|
|95||Oates, D E., et al., "Surface impedance measurements of YBa/sub 2/Cu/sub 3/O/sub 7-x/ thin films in stripline resonators", IEEE Transactions on Magnetics, vol. 27, No. 2, pt. 2, (Mar. 1991),867-871.|
|96||Ohring, Milton, "The Materials Science of Thin Films", Boston: Academic Press, (1992), 118, 121, 125.|
|97||Osten, H J., et al., "High-k Gate Dielectrics with Ultra-low Leakage Current Based on Praseodymium Oxide", Technical Digest of IEDM, (2000),653-656.|
|98||Ott, A W., et al., "Al303 Thin Film Growth on Si(100) Using Binary Reaction Sequence Chemistry", Thin Solid Films, vol. 292, (1997),135-44.|
|99||US 6,827,790, 12/2004, Gealy et al. (withdrawn)|
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US7837797||12 Jan 2009||23 Nov 2010||Micron Technology, Inc.||Systems and methods for forming niobium and/or vanadium containing layers using atomic layer deposition|
|US7867919||8 Dec 2006||11 Jan 2011||Micron Technology, Inc.||Method of fabricating an apparatus having a lanthanum-metal oxide dielectric layer|
|US7915174||22 Jul 2008||29 Mar 2011||Micron Technology, Inc.||Dielectric stack containing lanthanum and hafnium|
|US8154066||1 Dec 2006||10 Apr 2012||Micron Technology, Inc.||Titanium aluminum oxide films|
|US8225745 *||2 Feb 2011||24 Jul 2012||Micron Technology, Inc.||Chemical vaporizer for material deposition systems and associated methods|
|US8227322 *||6 Feb 2007||24 Jul 2012||Sensor Electronic Technology, Inc.||Methods of growing nitride-based film using varying pulses|
|US8237216||29 Oct 2010||7 Aug 2012||Micron Technology, Inc.||Apparatus having a lanthanum-metal oxide semiconductor device|
|US8501563||13 Sep 2012||6 Aug 2013||Micron Technology, Inc.||Devices with nanocrystals and methods of formation|
|US8525339||27 Jul 2011||3 Sep 2013||International Business Machines Corporation||Hybrid copper interconnect structure and method of fabricating same|
|US8541276||9 Apr 2012||24 Sep 2013||Micron Technology, Inc.||Methods of forming an insulating metal oxide|
|US8551564||20 Jul 2012||8 Oct 2013||Micron Technology, Inc.||Chemical vaporizer for material deposition systems and associated methods|
|US8617652||28 Jun 2012||31 Dec 2013||Veeco Ald Inc.||Depositing material on fibrous textiles using atomic layer deposition for increasing rigidity and strength|
|US8633119 *||25 Jul 2011||21 Jan 2014||Applied Materials, Inc.||Methods for manufacturing high dielectric constant films|
|US8901744||6 Aug 2013||2 Dec 2014||International Business Machines Corporation||Hybrid copper interconnect structure and method of fabricating same|
|US8921914||5 Aug 2013||30 Dec 2014||Micron Technology, Inc.||Devices with nanocrystals and methods of formation|
|US9053926||18 Mar 2013||9 Jun 2015||International Business Machines Corporation||Cyclical physical vapor deposition of dielectric layers|
|US9590063||19 Dec 2014||7 Mar 2017||Nxp Usa, Inc.||Method and structure for a large-grain high-K dielectric|
|US9627501||28 Jan 2015||18 Apr 2017||Micron Technology, Inc.||Graded dielectric structures|
|US20070141258 *||6 Feb 2007||21 Jun 2007||Qhalid Fareed||Methods of growing nitride-based film using varying pulses|
|US20090127105 *||12 Jan 2009||21 May 2009||Micron Technology, Inc.||Systems and methods for forming niobium and/or vanadium containing layers using atomic layer deposition|
|US20110124201 *||2 Feb 2011||26 May 2011||Micron Technology, Inc.||Chemical vaporizer for material deposition systems and associated methods|
|US20120149193 *||6 Dec 2011||14 Jun 2012||Elpida Memory, Inc.||Method for manufacturing a semiconductor memory device|
|US20120289063 *||25 Jul 2011||15 Nov 2012||Applied Materials, Inc.||Methods For Manufacturing High Dielectric Constant Films|
|WO2013015943A1 *||29 Jun 2012||31 Jan 2013||Synos Technology, Inc.||Textile including fibers deposited with material using atomic layer deposition for increased rigidity and strength|
|U.S. Classification||257/506, 257/508, 438/761|
|International Classification||H01L29/00, C23C16/56, C23C16/452, C23C16/455, H01L21/316, C23C16/44|
|Cooperative Classification||H01L21/02153, H01L21/0228, H01L21/02183, H01L21/0215, C23C16/452, C23C16/45536, C23C16/45531, C23C16/56, H01L21/31616, H01L21/02186, H01L21/02178, H01L21/02249, H01L21/31683, H01L21/31604, H01L21/0214, H01L21/02255, H01L21/02244|
|European Classification||H01L21/02K2E3B6F, H01L21/02K2C1L3J, H01L21/02K2E2J, H01L21/02K2C1M3M, H01L21/02K2C1M3A, H01L21/02K2C1M3J, H01L21/02K2E2E, H01L21/02K2C1L3M, H01L21/02K2E2B4, H01L21/02K2C1L1P, C23C16/56, C23C16/455F2B4, H01L21/316B3, H01L21/316B, C23C16/455F2B8, C23C16/452|
|1 Sep 2009||CC||Certificate of correction|
|19 Dec 2012||FPAY||Fee payment|
Year of fee payment: 4
|12 May 2016||AS||Assignment|
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN
Free format text: SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038669/0001
Effective date: 20160426
|2 Jun 2016||AS||Assignment|
Owner name: MORGAN STANLEY SENIOR FUNDING, INC., AS COLLATERAL
Free format text: PATENT SECURITY AGREEMENT;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:038954/0001
Effective date: 20160426
|29 Dec 2016||FPAY||Fee payment|
Year of fee payment: 8
|8 Jun 2017||AS||Assignment|
Owner name: U.S. BANK NATIONAL ASSOCIATION, AS COLLATERAL AGEN
Free format text: CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001. ASSIGNOR(S) HEREBY CONFIRMS THE SECURITY INTEREST;ASSIGNOR:MICRON TECHNOLOGY, INC.;REEL/FRAME:043079/0001
Effective date: 20160426