US4887045A - Sum/differential signal processing circuit - Google Patents

Sum/differential signal processing circuit Download PDF

Info

Publication number
US4887045A
US4887045A US07/330,526 US33052689A US4887045A US 4887045 A US4887045 A US 4887045A US 33052689 A US33052689 A US 33052689A US 4887045 A US4887045 A US 4887045A
Authority
US
United States
Prior art keywords
signal
terminal
sum
resistor
input
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
US07/330,526
Inventor
Kazuaki Nakayama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Pioneer Corp
Original Assignee
Pioneer Electronic Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Pioneer Electronic Corp filed Critical Pioneer Electronic Corp
Assigned to PIONEER ELECTRONIC CORPORATION, NO. 4-1, MEGURO 1-CHOME, MEGURO-KU, TOKYO, JAPAN reassignment PIONEER ELECTRONIC CORPORATION, NO. 4-1, MEGURO 1-CHOME, MEGURO-KU, TOKYO, JAPAN ASSIGNMENT OF ASSIGNORS INTEREST. Assignors: NAKAYAMA, KAZUAKI
Application granted granted Critical
Publication of US4887045A publication Critical patent/US4887045A/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04SSTEREOPHONIC SYSTEMS 
    • H04S3/00Systems employing more than two channels, e.g. quadraphonic
    • H04S3/02Systems employing more than two channels, e.g. quadraphonic of the matrix type, i.e. in which input signals are combined algebraically, e.g. after having been phase shifted with respect to each other
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04SSTEREOPHONIC SYSTEMS 
    • H04S3/00Systems employing more than two channels, e.g. quadraphonic

Abstract

A sum/differential signal processing circuit for use in a sound reproduction system, such as a Dolby surround processing system, includes a pair of operational amplifiers, a resistor connected between the inverting input terminals of the operational amplifiers, two resistors connected between the output terminals of the operational amplifiers, a signal output terminal connected to a junction between the two resistors for producing the sum of output signals from the output terminals of the operational amplifiers. A make switch is connected across one of the two resistors, which is selectively rendered ON and OFF. When the make switch is ON, the sum of output signals of the operational amplifiers is derived from the signal output terminal while when the make switch is OFF, the difference between the output signals thereof is derived therefrom. Even when a monaural signal is applied to each of the two signal input terminals, the signal is not cancelled by the circuit thus arranged.

Description

BACKGROUND OF THE INVENTION
The present invention relates to a sum/differential signal processing circuit for use in a surround processor such as a Dolby surround processing system.
Surround processors, such as Dolby surround processing systems, are generally required to produce signals representing the sum of and the difference between left and right stereophonic signals. Therefore, sound reproduction systems, such as these surround processors, include a sum/differential signal processing circuit for producing left and right signals. When a monaural signal is reproduced from an AM broadcasting program or a monaural VTR, the monaural signal would be cancelled if it passed through a difference detector. Thus, it is necessary to switch between differential and sum signal processing modes dependent on an input signal applied.
It would be conceivable to provide a sum/differential signal switching circuit as shown in FIG. 2, in which operational amplifiers IC1 and IC2 generate signals V1=A-B and V2=A+B independently of each other. Either one of these signals is selected by a transfer switch SW' so that an output voltage V0 may be either V0=V1 or V0=V2.
The transfer switch SW' is one of the two-contact switching type. Where the transfer switch SW' is constructed of bipolar transistors, as shown in FIG. 3, a control voltage signal is applied directly to the base of one transistor TR2 and via an inverter to the base of the other transistor TR1 for allowing input signals applied to the emitters of the transistors TR1 and TR2 to be selectively picked up as an output signal from the collectors thereof. Therefore, the transfer switch requires two transistors, and the inverter is further required to invert the control voltage signal. The transfer switch of FIG. 3 is thus complex in arrangement.
SUMMARY OF THE INVENTION
It is therefore an object of the present invention to provide a sum/differential signal processing circuit which can switch between a sum signal and a differential signal simply by employing a single bipolar transistor as a make switch.
According to the present invention, there is provided a sum/differential signal processing circuit for receiving first and second input signals and producing a sum signal and a differential signal upon processing the first and second input signals, the circuit comprising:
first and second operational amplifiers, each having an inverting input terminal, a noninverting input terminal and an output terminal;
first and second signal input terminals, the first and second input signals being applied to the first and second signal input terminals, respectively;
an attenuator having one end connected to the first and second signal input terminals and another end connected to the noninverting input terminals of the first and second operational amplifiers for attenuating the first and second input signals when applying to the noninverting input terminals thereof, wherein the first and second operational amplifiers output first and second output signals in response to the attenuated first and second input signals, respectively;
a first resistor connected between the inverting input terminals;
second and third resistors connected in series to each other at a junction, the series-connected resistors being connected across the output terminals of the first and second operational amplifiers;
fourth resistor connected between the output terminal of the first operational amplifier and the inverting input terminal thereof;
fifth resistor connected between the output terminal of the second operational amplifier and the inverting input terminal thereof;
a signal output terminal connected to the junction;
a switch connected across the second resistor, the switch being selectively rendered ON and OFF, the second resistor being short-circuited when the switch is ON; and
wherein the sum signal is indicative of a sum of the first and second outputs and the differential signal is indicative of a difference between the first and second outputs, the sum signal appears on the signal output terminal when the switch is OFF and the differential signal appears thereon when the switch is ON, and wherein resistances of the first, second, third, fourth and fifth resistors are selected so that the sum signal and the differential signal are provided on the signal output terminal.
The sum/differential signal processing circuit thus arranged is preferably employed in a sound reproduction system, such as a Dolby surround processing system. Even when a monaural signal is applied to each of the first and second signal input terminals, the signal is not cancelled.
The above and other objects, features and advantages of the present invention will become more apparent from the following description when taken in conjunction with the accompanying drawings in which a preferred embodiment of the present invention is shown by way of illustrative example.
BRIEF DESCRIPTION OF THE DRAWINGS
In the drawings:
FIG. 1 is a circuit diagram of a sum/differential signal processing circuit according to an embodiment of the present invention;
FIG. 2 is a circuit diagram of a sum/differential signal processing circuit on which the present invention is based; and
FIG. 3 is a circuit diagram of a switch for selecting one of a sum signal and a differential signal produced in the sum/differential signal processing circuit shown in FIG. 2.
DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
FIG. 1 shows a sum-differential signal processing circuit according to the present invention.
The sum/differential signal processing circuit includes a pair of operational amplifiers IC1 and IC2 having respective noninverting input terminals for receiving signals A and B, respectively, through respective resistors R1 and R3. The noninverting input terminals are connected to ground through respective resistors R2 and R4 which serve as an attenuator. The operational amplifiers IC1 and IC2 have respective output terminals connected to an output terminal OUT of the sum/differential signal processing circuit via respective resistors R8 and R9.
Output signals from the operational amplifiers IC1 and IC2 are fed back to the respective inverting input terminals via associated resistors R6 and R7 for forming negative feedback loops. A resistor R5 is connected between the inverting input terminals of the operational amplifiers IC1 and IC2.
A make switch SW which may be made up of a bipolar transistor is connected between the output terminal of the operational amplifier IC1 and the output terminal OUT.
Setting that
α=R.sub.2 /(R.sub.1 +R.sub.2)
β=R.sub.4 /(R.sub.3 +R.sub.4),
signal voltages V1 and V2 at the output terminals of the operational amplifiers IC1 and IC2 are expessed as follows:
V.sub.1 =α·A·(1+R.sub.6 /R.sub.5)-β·B·(R.sub.6 /R.sub.5)   (1)
V.sub.2 =β·B·(1+R.sub.7 /R.sub.5)-α·A·(R.sub.7 /R.sub.5)  (2)
The voltage signal V0 at the output terminal OUT is given as follows:
V.sub.0 ={R.sub.9 /(R.sub.8 +R.sub.9)}·V.sub.1 +{R.sub.8 /(R.sub.8 +R.sub.9)}·V.sub.2                               (3)
For the sake of brevity, it is assumed here that β=1and R6 =R7. By substituting equations (1) and (2) for equation (3), equation (3) is expressed as follows: ##EQU1## Equation (4) can be rearranged as follows: ##EQU2##
By determining R1 through R6 so that α(1+R6 /R5)=β·R6 /R5 in equation (1) and using a constant K, the voltage V1 can be rewritten as:
V.sub.1 =K(A-B).
Assuming that R3 =0, i.e., β=1, then
R.sub.6 /R.sub.5 =α/(1-α)                      (5)
Hence K=α/(1-α).
By determining R8 and R9 so that ##EQU3## in equation (4)', and using a constant K', the voltages V0 is givn by:
V.sub.0 =K'(A+B)
Equation (4)" is simplified as follows:
α·R.sub.9 -α.sup.2 ·R.sub.8 =R.sub.8 -α·R.sub.9
Therefore,
α.sup.2 ·R.sub.8 -2α·R.sub.9 +R.sub.8 =0.
If R8 is a real number, the following equation can be obtained by dividing both sides of the above equation by R8. ##EQU4##
Assuming that α=1/2, for example,
R.sub.9 =(5/4)·R.sub.8                            (6)
Thus, by determining so that R1 =R2, R3 =0, R5 =R6 =R7, R9 =(5/4)·R8, the signal voltages of (A-B) and (A+B) are selectively available from the output terminal OUT dependent on whether the make switch SW is turned on or off.
Where the values of the resistors are determined as described above, since ##EQU5##
Because R5 =R6 and from equation (5),
K=α/(1-α)=1
With the present invention, simply by selecting the values of the resistors in the sum/differential signal processing circuit, and employing a simple make switch which may be composed of a bipolar transistor, sum and differential signals can selectively be produced from the output terminal of the circuit.
Although a certain preferred embodiment has been shown and described, it should be understood that many changes and modifications may be made therein without departing from the scope of the appended claims.

Claims (3)

What is claimed is:
1. A sum/differential signal processing circuit for receiving first and second input signals and producing a sum signal and a differential signal upon processing said first and second input signals, said circuit comprising:
first and second operational amplifiers, each having an inverting input terminal, a noninverting input terminal and an output terminal;
first and second signal input terminals, said first and second input signals being applied to said first and second signal input terminals, respectively;
an attenuator having one end connected to said first and secnd signal input terminals and another end connected to said noninverting input terminals of said first and second operational amplifiers for attenuating said first and second input signals when applying to said noninverting input terminals thereof, wherein said first and second operational amplifiers output first and second output signals in response to said attenuated first and second input signals, respectively;
a first resistor connected between said inverting input terminals;
second and third resistors connected in series to each other at a junction, said series-connected resistors being connected across said output terinals of said first and second operational amplifiers;
fourth resistor connected between said output terminal of said first operational amplifier and said inverting input terminal thereof;
fifth resistor connected between said output terminal of said second operational amplifier and said inverting input terminal thereof;
a signal output terminal connected to said junction;
a switch connected across said second resistor; said switch being selectively rendered ON and OFF, said second resistor being short-circuited when said switch is ON; and
wherein said sum signal is indicative of a sum of said first and second outputs and said differential signal is indicative of a difference between said first and second outputs, said sum signal appears on said signal output terminal when said switch is OFF and said differential signal appears thereon when said switch is ON, and wherein resistances of said first, second, third, fourth and fifth resistors are selected so that said sum signal and said differential signal are provided on said signal output terminal.
2. A sum/differential signal processing circuit according to claim 1, wherein said attenuator comprises a first attenuator connected between said first signal input terminal and said noninverting input terminal of said first operational amplifier for attenuating said first input signal, and a second attenuator connected between said second signal input terminal and said non-inverting input terminal of said second operational amplifier for attenuating said second input signal.
3. A sum/differential signal processing circuit according to claim 2, wherein said first attenuator comprises a sixth resistor and a seventh resistor, said sixth resistor having a first terminal connected to said first input terminal and a second terminal connected to said noninverting input terminal of said first operational amplifier, said seventh resistor having a third terminal connected to said second terminal and a fourth terminal connected to ground, said second attenuator comprises an eighth resistor and ninth resistor, said eighth resistor having fifth terminal connected to said second input terminal and a sixth terminal connected to said noninverting input terminal of said second operational amplifier, said ninth resistor having seventh terminal connected to said sixth terminal and eighth terminal connected to ground.
US07/330,526 1988-09-07 1989-03-30 Sum/differential signal processing circuit Expired - Fee Related US4887045A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP1988118059U JPH0713358Y2 (en) 1988-09-07 1988-09-07 Sum and difference signal processing circuit
JP63-118059[U] 1988-09-07

Publications (1)

Publication Number Publication Date
US4887045A true US4887045A (en) 1989-12-12

Family

ID=14726999

Family Applications (1)

Application Number Title Priority Date Filing Date
US07/330,526 Expired - Fee Related US4887045A (en) 1988-09-07 1989-03-30 Sum/differential signal processing circuit

Country Status (5)

Country Link
US (1) US4887045A (en)
EP (1) EP0358295B1 (en)
JP (1) JPH0713358Y2 (en)
CA (1) CA1295262C (en)
DE (1) DE68919308T2 (en)

Cited By (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5319319A (en) * 1991-09-23 1994-06-07 Crystal Semiconductor Corporation Low drift resistor structure for amplifiers
US5343531A (en) * 1991-11-08 1994-08-30 Sony Corporation Audio reproducing apparatus
US5425106A (en) * 1993-06-25 1995-06-13 Hda Entertainment, Inc. Integrated circuit for audio enhancement system
US5937074A (en) * 1996-08-12 1999-08-10 Carver; Robert W. High back emf, high pressure subwoofer having small volume cabinet, low frequency cutoff and pressure resistant surround
US6130954A (en) * 1996-01-02 2000-10-10 Carver; Robert W. High back-emf, high pressure subwoofer having small volume cabinet, low frequency cutoff and pressure resistant surround
US6359505B1 (en) * 2000-12-19 2002-03-19 Adtran, Inc. Complementary pair-configured telecommunication line driver having synthesized output impedance
US6396343B2 (en) * 2000-01-28 2002-05-28 Ngee Ann Polytechnic Low-frequency, high-gain amplifier with high DC-offset voltage tolerance
US6600366B2 (en) * 2000-09-15 2003-07-29 Infineon Technologies Ag Differential line driver circuit
US20050237112A1 (en) * 2002-06-27 2005-10-27 Branislav Petrovic Even order distortion elimination in push-pull or differential amplifiers and circuits
US20050248398A1 (en) * 2004-05-05 2005-11-10 Hideto Takagishi Method and apparatus for self-oscillating differential feedback class-D amplifier
US20050258904A1 (en) * 2004-05-20 2005-11-24 Analog Devices, Inc. Methods and apparatus for amplification in a tuner
US20050259186A1 (en) * 2004-05-20 2005-11-24 Analog Devices, Inc. Methods and apparatus for tuning signals
US20060001487A1 (en) * 2003-06-26 2006-01-05 Branislav Petrovic Even order distortion elimination in push-pull or differential amplifiers and circuits
US20140118048A1 (en) * 2012-10-30 2014-05-01 Yamaha Corporation Offset Cancel Circuit

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
FR2751828A1 (en) * 1996-07-24 1998-01-30 Guisto Marc Albert Surround sound decoder converter system for home cinemas

Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3992590A (en) * 1974-04-15 1976-11-16 Victor Company Of Japan, Limited Matrix amplifying circuit

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE1279735C2 (en) * 1966-07-14 1969-05-29 Standard Elektrik Lorenz Ag Stromverstaerkende sampling circuit for DC voltages
JPS51144202A (en) * 1975-06-05 1976-12-11 Sony Corp Stereophonic sound reproduction process
US4361811A (en) * 1980-09-29 1982-11-30 Ormond Alfred N Differential amplifier system

Patent Citations (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3992590A (en) * 1974-04-15 1976-11-16 Victor Company Of Japan, Limited Matrix amplifying circuit

Cited By (21)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5319319A (en) * 1991-09-23 1994-06-07 Crystal Semiconductor Corporation Low drift resistor structure for amplifiers
US5343531A (en) * 1991-11-08 1994-08-30 Sony Corporation Audio reproducing apparatus
US5425106A (en) * 1993-06-25 1995-06-13 Hda Entertainment, Inc. Integrated circuit for audio enhancement system
US6418231B1 (en) 1996-01-02 2002-07-09 Robert W. Carver High back EMF, high pressure subwoofer having small volume cabinet, low frequency cutoff and pressure resistant surround
US6130954A (en) * 1996-01-02 2000-10-10 Carver; Robert W. High back-emf, high pressure subwoofer having small volume cabinet, low frequency cutoff and pressure resistant surround
US5937074A (en) * 1996-08-12 1999-08-10 Carver; Robert W. High back emf, high pressure subwoofer having small volume cabinet, low frequency cutoff and pressure resistant surround
US6396343B2 (en) * 2000-01-28 2002-05-28 Ngee Ann Polytechnic Low-frequency, high-gain amplifier with high DC-offset voltage tolerance
US6600366B2 (en) * 2000-09-15 2003-07-29 Infineon Technologies Ag Differential line driver circuit
US6359505B1 (en) * 2000-12-19 2002-03-19 Adtran, Inc. Complementary pair-configured telecommunication line driver having synthesized output impedance
US20050237112A1 (en) * 2002-06-27 2005-10-27 Branislav Petrovic Even order distortion elimination in push-pull or differential amplifiers and circuits
US7005919B2 (en) * 2002-06-27 2006-02-28 Broadband Innovations, Inc. Even order distortion elimination in push-pull or differential amplifiers and circuits
US20060001487A1 (en) * 2003-06-26 2006-01-05 Branislav Petrovic Even order distortion elimination in push-pull or differential amplifiers and circuits
US7061317B2 (en) * 2003-06-26 2006-06-13 General Instrument Corporation Even order distortion elimination in push-pull or differential amplifiers and circuits
US20050248398A1 (en) * 2004-05-05 2005-11-10 Hideto Takagishi Method and apparatus for self-oscillating differential feedback class-D amplifier
US7046727B2 (en) * 2004-05-05 2006-05-16 Monolithic Power Systems, Inc. Method and apparatus for self-oscillating differential feedback class-D amplifier
US20050259186A1 (en) * 2004-05-20 2005-11-24 Analog Devices, Inc. Methods and apparatus for tuning signals
US20050258904A1 (en) * 2004-05-20 2005-11-24 Analog Devices, Inc. Methods and apparatus for amplification in a tuner
US7091792B2 (en) * 2004-05-20 2006-08-15 Analog Devices, Inc. Methods and apparatus for amplification in a tuner
US7342614B2 (en) 2004-05-20 2008-03-11 Analog Devices, Inc. Methods and apparatus for tuning signals
US20140118048A1 (en) * 2012-10-30 2014-05-01 Yamaha Corporation Offset Cancel Circuit
US9000824B2 (en) * 2012-10-30 2015-04-07 Yamaha Corporation Offset cancel circuit

Also Published As

Publication number Publication date
EP0358295A2 (en) 1990-03-14
JPH0238900U (en) 1990-03-15
EP0358295B1 (en) 1994-11-09
EP0358295A3 (en) 1991-09-25
JPH0713358Y2 (en) 1995-03-29
DE68919308D1 (en) 1994-12-15
CA1295262C (en) 1992-02-04
DE68919308T2 (en) 1995-06-01

Similar Documents

Publication Publication Date Title
US4887045A (en) Sum/differential signal processing circuit
US3772479A (en) Gain modified multi-channel audio system
US4045748A (en) Audio control system
KR960002472B1 (en) Center mode control circuit
JPH07147523A (en) Variable gain amplifier
JPS5980010A (en) Programmable attenuator
EP0095774B1 (en) A switching circuit operable as an amplifier and a muting circuit
US4293821A (en) Audio channel separating apparatus
KR890017998A (en) Stereo Enlarge Circuit Selection Switch
US4328465A (en) Tone control circuit utilizing variable gain amplifier
US3769605A (en) Feedback amplifier circuit
US4289928A (en) Tone control arrangement for use in sound reproducing instruments
US4331931A (en) Gain control systems
US4101842A (en) Differential amplifier
US4404527A (en) Bridge audio amplifier including low level fade control
US4550424A (en) PM Decoder sample and hold circuit
JPS6218980Y2 (en)
US5113149A (en) Variable gain amplifier
US4758797A (en) Amplifier with compressor and expander function for ground symmetrical electrical signals
JPH0511720B2 (en)
GB2100958A (en) Apparatus for matching the d c volume control characteristics of two audio channels
US4280101A (en) Stereophonic signal demodulation circuit
US4584536A (en) Balance control circuit
US4088902A (en) Channel coupling
JPH033039Y2 (en)

Legal Events

Date Code Title Description
AS Assignment

Owner name: PIONEER ELECTRONIC CORPORATION, NO. 4-1, MEGURO 1-

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST.;ASSIGNOR:NAKAYAMA, KAZUAKI;REEL/FRAME:005058/0850

Effective date: 19890324

FEPP Fee payment procedure

Free format text: PAYOR NUMBER ASSIGNED (ORIGINAL EVENT CODE: ASPN); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

FPAY Fee payment

Year of fee payment: 4

REMI Maintenance fee reminder mailed
LAPS Lapse for failure to pay maintenance fees
FP Lapsed due to failure to pay maintenance fee

Effective date: 19971217

STCH Information on status: patent discontinuation

Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362