US20160133716A1 - Alternative gate dielectric films for silicon germanium and germanium channel materials - Google Patents

Alternative gate dielectric films for silicon germanium and germanium channel materials Download PDF

Info

Publication number
US20160133716A1
US20160133716A1 US14/995,956 US201614995956A US2016133716A1 US 20160133716 A1 US20160133716 A1 US 20160133716A1 US 201614995956 A US201614995956 A US 201614995956A US 2016133716 A1 US2016133716 A1 US 2016133716A1
Authority
US
United States
Prior art keywords
dielectric layer
oxide
semiconductor structure
dielectric
germanium
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US14/995,956
Inventor
Shariq Siddiqui
Bhagawan Sahu
Rohit Galatage
Hoon Kim
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
GlobalFoundries Inc
Original Assignee
GlobalFoundries Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by GlobalFoundries Inc filed Critical GlobalFoundries Inc
Priority to US14/995,956 priority Critical patent/US20160133716A1/en
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KIM, HOON, SAHU, BHAGAWAN, SIDDIQUI, SHARIQ, GALATAGE, ROHIT
Publication of US20160133716A1 publication Critical patent/US20160133716A1/en
Assigned to WILMINGTON TRUST, NATIONAL ASSOCIATION reassignment WILMINGTON TRUST, NATIONAL ASSOCIATION SECURITY AGREEMENT Assignors: GLOBALFOUNDRIES INC.
Assigned to GLOBALFOUNDRIES INC. reassignment GLOBALFOUNDRIES INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Assigned to GLOBALFOUNDRIES U.S. INC. reassignment GLOBALFOUNDRIES U.S. INC. RELEASE BY SECURED PARTY (SEE DOCUMENT FOR DETAILS). Assignors: WILMINGTON TRUST, NATIONAL ASSOCIATION
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/511Insulating materials associated therewith with a compositional variation, e.g. multilayer structures
    • H01L29/513Insulating materials associated therewith with a compositional variation, e.g. multilayer structures the variation being perpendicular to the channel plane
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L21/00Processes or apparatus adapted for the manufacture or treatment of semiconductor or solid state devices or of parts thereof
    • H01L21/02Manufacture or treatment of semiconductor devices or of parts thereof
    • H01L21/04Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer
    • H01L21/18Manufacture or treatment of semiconductor devices or of parts thereof the devices having at least one potential-jump barrier or surface barrier, e.g. PN junction, depletion layer or carrier concentration layer the devices having semiconductor bodies comprising elements of Group IV of the Periodic System or AIIIBV compounds with or without impurities, e.g. doping materials
    • H01L21/28Manufacture of electrodes on semiconductor bodies using processes or apparatus not provided for in groups H01L21/20 - H01L21/268
    • H01L21/28008Making conductor-insulator-semiconductor electrodes
    • H01L21/28255Making conductor-insulator-semiconductor electrodes the insulator being formed after the semiconductor body, the semiconductor belonging to Group IV and not being elemental silicon, e.g. Ge, SiGe, SiGeC
    • HELECTRICITY
    • H01ELECTRIC ELEMENTS
    • H01LSEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
    • H01L29/00Semiconductor devices adapted for rectifying, amplifying, oscillating or switching, or capacitors or resistors with at least one potential-jump barrier or surface barrier, e.g. PN junction depletion layer or carrier concentration layer; Details of semiconductor bodies or of electrodes thereof  ; Multistep manufacturing processes therefor
    • H01L29/40Electrodes ; Multistep manufacturing processes therefor
    • H01L29/43Electrodes ; Multistep manufacturing processes therefor characterised by the materials of which they are formed
    • H01L29/49Metal-insulator-semiconductor electrodes, e.g. gates of MOSFET
    • H01L29/51Insulating materials associated therewith
    • H01L29/517Insulating materials associated therewith the insulating material comprising a metallic compound, e.g. metal oxide, metal silicate

Landscapes

  • Engineering & Computer Science (AREA)
  • Microelectronics & Electronic Packaging (AREA)
  • Power Engineering (AREA)
  • Physics & Mathematics (AREA)
  • Condensed Matter Physics & Semiconductors (AREA)
  • General Physics & Mathematics (AREA)
  • Computer Hardware Design (AREA)
  • Ceramic Engineering (AREA)
  • Manufacturing & Machinery (AREA)
  • Insulated Gate Type Field-Effect Transistor (AREA)

Abstract

Embodiments of the present invention provide a high-K dielectric film for use with silicon germanium (SiGe) or germanium channel materials, and methods of fabrication. As a first step of this process, an interfacial layer (IL) is formed on the semiconductor substrate providing reduced interface trap density. However, an ultra-thin layer is used as a barrier film to avoid germanium diffusion in high-k film and oxygen diffusion from the high-k film to the interfacial layer (IL), therefore, dielectric films such as aluminum oxide (Al2O3), zirconium oxide, or lanthanum oxide (La2O3) may be used. In addition, these films can provide high thermal budget. A second dielectric layer is then deposited on the first dielectric layer. The second dielectric layer is a high-k dielectric layer, providing a reduced effective oxide thickness (EOT), resulting in improved device performance.

Description

    FIELD OF THE INVENTION
  • The present invention relates generally to semiconductor fabrication, and more particularly, to gate dielectric films for silicon germanium and germanium channel materials.
  • BACKGROUND
  • As technology dimensions scale for semiconductor integrated circuits (ICs), new challenges are being created with regards to metal-oxide semiconductor field-effect transistors (MOSFETs). Silicon germanium and germanium channel materials are being introduced due to higher mobility (electrons and holes) when compared to conventional Si devices. In order to continuously scale devices, maintaining equivalent oxide thickness (EOT) and gate leakage are needed to meet stringent requirements. In addition to channel materials, scaling further requires gate dielectric materials with higher k values. It is therefore desirable to have improvements in dielectric films and methods of fabrication.
  • SUMMARY
  • Embodiments of the present invention provide a high-K dielectric film for use with silicon germanium (SiGe) or germanium channel materials and methods of fabrication. As a first step of this process, an interfacial layer (IL) is formed on the semiconductor substrate providing reduced interface trap density. However, an ultra-thin layer is used as a barrier film to avoid germanium diffusion in high-k film and oxygen diffusion from the high-k film to the interfacial layer (IL). Therefore, dielectric films such as aluminum oxide (Al2O3), zirconium oxide, or lanthanum oxide (La2O3) may be used. In addition, these films can provide high thermal budget. A second dielectric layer is then deposited on the first dielectric layer. The second dielectric layer is a high-k dielectric layer providing a reduced effective oxide thickness (EOT), resulting in improved device performance.
  • In a first aspect, embodiments of the present invention provide a method of forming a semiconductor structure, comprising: performing a surface oxidation of a semiconductor substrate to form an interfacial oxide layer; depositing a first dielectric layer on the interfacial oxide layer; and depositing a second dielectric layer on the first dielectric layer.
  • In a second aspect, embodiments of the present invention provide a semiconductor structure comprising: a silicon germanium substrate comprising an oxidized top surface; a first dielectric layer disposed on the oxidized top surface of the silicon germanium substrate; and a second dielectric layer disposed on the first dielectric layer.
  • In a third aspect, embodiments of the present invention provide a semiconductor structure comprising: a semiconductor substrate; a transistor gate disposed on the semiconductor substrate; a gate dielectric disposed between the semiconductor substrate and the transistor gate, wherein the gate dielectric comprises an oxidized surface region of the semiconductor substrate, an aluminum oxide layer disposed on the oxidized surface region, and a high-K dielectric layer disposed on the aluminum oxide layer.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • The accompanying drawings, which are incorporated in and constitute a part of this specification, illustrate several embodiments of the present teachings and, together with the description, serve to explain the principles of the present teachings.
  • Certain elements in some of the figures may be omitted, or illustrated not-to-scale, for illustrative clarity. The cross-sectional views may be in the form of “slices”, or “near-sighted” cross-sectional views, omitting certain background lines which would otherwise be visible in a “true” cross-sectional view, for illustrative clarity.
  • Often, similar elements may be referred to by similar numbers in various figures (FIGs) of the drawing, in which case typically the last two significant digits may be the same, the most significant digit being the number of the drawing figure (FIG). Furthermore, for clarity, some reference numbers may be omitted in certain drawings.
  • FIG. 1A shows a semiconductor structure at a starting point for embodiments of the present invention.
  • FIG. 1B shows a semiconductor structure after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments.
  • FIG. 1C shows a semiconductor structure after a subsequent process step of depositing a first dielectric layer in accordance with illustrative embodiments.
  • FIG. 1D shows a semiconductor structure after a subsequent process step of depositing a second dielectric layer in accordance with illustrative embodiments.
  • FIG. 2 shows a transistor gate structure in accordance with illustrative embodiments.
  • FIG. 3 is a flowchart indicating process steps for illustrative embodiments.
  • DETAILED DESCRIPTION
  • It will be appreciated that this disclosure may be embodied in many different forms and should not be construed as limited to the exemplary embodiments set forth herein. Rather, these exemplary embodiments are provided so that this disclosure will be thorough and complete and will fully convey the scope of this disclosure to those skilled in the art. The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of this disclosure. For example, as used herein, the singular forms “a”, “an”, and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. Furthermore, the use of the terms “a”, “an”, etc., do not denote a limitation of quantity, but rather denote the presence of at least one of the referenced items. It will be further understood that the terms “comprises” and/or “comprising”, or “includes” and/or “including”, when used in this specification, specify the presence of stated features, regions, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, regions, integers, steps, operations, elements, components, and/or groups thereof.
  • Reference throughout this specification to one “embodiment,” “an embodiment,” “embodiments,” “exemplary embodiments,” or similar language means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the present invention. Thus, appearances of the phrases “in one embodiment,” “in an embodiment,” “in embodiments” and similar language throughout this specification may, but do not necessarily, all refer to the same embodiment.
  • The terms “overlying” or “atop”, “positioned on” or “positioned atop”, “underlying”, “beneath” or “below” mean that a first element, such as a first structure (e.g., a first layer), is present on a second element, such as a second structure (e.g., a second layer), wherein intervening elements, such as an interface structure (e.g., interface layer), may be present between the first element and the second element.
  • FIG. 1A shows a semiconductor structure 100 at a starting point for embodiments of the present invention. Semiconductor structure 100 comprises semiconductor substrate 102. In embodiments, semiconductor substrate 102 is a silicon germanium or germanium substrate. In embodiments, the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0. Substrate 102 may be used to form fins and/or source/drain regions of a transistor in subsequent processing.
  • FIG. 1B shows semiconductor structure 100 after a subsequent process step of performing a surface oxidation in accordance with illustrative embodiments. As a result of the surface oxidation, an oxidized top surface region 104 is formed on the top surface of semiconductor substrate 102. The oxidized surface region 104 serves as an interfacial oxide layer and has a thickness D1. In embodiments, thickness D1 ranges from about 2 angstroms to about 5 angstroms. In embodiments, the oxidized surface region 104 is formed by a remote plasma oxidation process. In such a process, a plasma is formed in a remote plasma region of a processing tool, and then the plasma is flowed to a processing region of a process chamber of a tool where the semiconductor substrate 102 is disposed, creating a very thin oxidized surface region 104. This method provides a precise control over an interfacial layer (IL) and control over Ge oxide species.
  • FIG. 1C shows semiconductor structure 100 after a subsequent process step of depositing a first dielectric layer 106 in accordance with illustrative embodiments. In embodiments, the first dielectric layer comprises aluminum oxide (Al2O3). In other embodiments, the first dielectric layer comprises silicon nitride (Si3N4) or lanthanum oxide (La2O3). The first dielectric layer 106 serves as a diffusion barrier for oxygen, which serves to preserve the oxidized surface region 104. Additionally, first dielectric layer 106 serves to provide higher thermal stability for a strained SiGe channel. In embodiments, the first dielectric layer 106 is deposited via an atomic layer deposition (ALD) process. The first dielectric layer 106 has a thickness D2. In embodiments, thickness D2 ranges from about 5 angstroms to about 10 angstroms. Following the deposition of the first dielectric layer 106, an additional process step of a densifying plasma ozone oxidation process may be performed. This serves to further densify the oxidized surface region and to further reduce the interface trap density 104.
  • FIG. 1D shows semiconductor structure 100 after a subsequent process step of depositing a second dielectric layer 108 in accordance with illustrative embodiments. In embodiments, the second dielectric layer comprises titanium oxide (TiO2). In other embodiments, the second dielectric layer comprises hafnium oxide (HfO2). In other embodiments, the second dielectric layer comprises lanthanum oxide (La2O3). In embodiments, the second dielectric layer 108 is deposited via an atomic layer deposition (ALD) process. The second dielectric layer 108 has a thickness D3. In some embodiments, thickness D3 ranges from about 13 angstroms to about 17 angstroms. In some embodiments, thickness D3 ranges from about 25 angstroms to about 35 angstroms. In particular, when the second dielectric layer 108 is comprised of hafnium oxide, the thickness D3 may range from about 8 angstroms to about 17 angstroms. However, when the second dielectric layer 108 is comprised of titanium oxide, the thickness D3 may range from about 25 angstroms to about 35 angstroms. This is because the dielectric constant of titanium (40 to 85) is higher than that of hafnium oxide (˜19-21). This is advantageous in a variety of aspects. The use of titanium oxide allows a thicker physical film to be formed while preserving a reduced EOT. Furthermore, the increased physical thickness serves to reduce undesirable device leakage when the film is used as a gate dielectric. The first dielectric layer 106 acts as a barrier between the interfacial layer (IL) or oxidized surface region 104 and the second dielectric layer 108, and serves to prevent Ge diffusion into high-k and oxygen diffusion from high-k to SiGe substrate, which would adversely affect device performance. Embodiments of the present invention also utilize titanium oxide as the second dielectric layer due to higher dielectric constant. In addition, due to higher dielectric constant, a thicker film can be used without increasing EOT, while improving device leakage characteristics.
  • FIG. 2 shows a transistor gate structure 200 in accordance with illustrative embodiments. Gate structure 200 comprises semiconductor substrate 202. In embodiments, semiconductor substrate 202 is a silicon germanium substrate. In embodiments, the silicon germanium substrate may be of the form Si(1-x)Ge(x), where x ranges from about 0.25 to about 1.0. Gate structure 200 comprises gate electrode 210, which is disposed on gate dielectric 203, which is in turn disposed on semiconductor substrate 202. The gate dielectric 203 is comprised of an oxidized surface region 204, a first dielectric layer 206 disposed on the oxidized surface region 204, and a second dielectric layer 208 disposed on the first dielectric layer 206. In embodiments, gate dielectric 203 is fabricated as described and shown in FIGS. 1A-1D. In embodiments, the gate electrode 210 may be comprised of tungsten. Additional metal layers, such as work function layers (not shown), may also be present within the gate electrode 210. Second dielectric layer 208 is a high-K dielectric layer (k>5) and may be comprised of hafnium oxide, titanium oxide, zirconium oxide, or lanthanum oxide. Other high-K materials may also be possible, and embodiments of the present invention are not limited to these materials. In embodiments, the first dielectric layer 206 may be comprised of aluminum oxide or silicon nitride. The oxidized surface region 204 may be formed using a remote plasma oxidation process. A recess process may be performed to remove the portion of the oxidized surface region that is not directly underneath the gate electrode 210. From this point forward, industry-standard process steps such as spacer formation, source/drain formation, implantation, back end of line (BEOL) wiring, and packaging, may be performed to complete a functional integrated circuit.
  • FIG. 3 is a flowchart 300 indicating process steps for illustrative embodiments. In process step 350, a surface oxidation is performed. This may include a remote plasma oxidation process. When performed on a silicon germanium substrate, the resulting surface oxide is a combination of silicon oxide and germanium oxide. In process step 352, a first dielectric layer is deposited. This may be performed using atomic layer deposition (ALD). In embodiments, the first dielectric layer may include aluminum oxide, silicon nitride or lanthanum oxide. In process step 354, a plasma ozone oxidation process is performed. This serves to further densify the surface oxidation layer. In process step 356, a second dielectric is deposited. In embodiments, the second dielectric may include, but is not limited to, titanium oxide, hafnium oxide, and lanthanum oxide. The second dielectric preferably has a very high dielectric constant value (e.g., k>20) such that it enables the deposition of a thicker film (e.g. 25 to 35 angstroms) while still maintaining an acceptable EOT. Thus, embodiments of the present invention enable a dielectric film with improved manufacturability, reduced EOT and Dit, and improved device leakage characteristics.
  • While the invention has been particularly shown and described in conjunction with exemplary embodiments, it will be appreciated that variations and modifications will occur to those skilled in the art. For example, although the illustrative embodiments are described herein as a series of acts or events, it will be appreciated that the present invention is not limited by the illustrated ordering of such acts or events unless specifically stated. Some acts may occur in different orders and/or concurrently with other acts or events apart from those illustrated and/or described herein, in accordance with the invention. In addition, not all illustrated steps may be required to implement a methodology in accordance with the present invention. Furthermore, the methods according to the present invention may be implemented in association with the formation and/or processing of structures illustrated and described herein as well as in association with other structures not illustrated. Therefore, it is to be understood that the appended claims are intended to cover all such modifications and changes that fall within the true spirit of the invention.

Claims (17)

What is claimed is:
1.-12. (canceled)
13. A semiconductor structure comprising:
a silicon germanium substrate comprising an oxidized top surface;
a first dielectric layer disposed on the oxidized top surface of the silicon germanium substrate; and
a second dielectric layer disposed on the first dielectric layer.
14. The semiconductor structure of claim 13, wherein the first dielectric layer comprises aluminum oxide and lanthanum oxide.
15. The semiconductor structure of claim 14, wherein the second dielectric layer comprises titanium oxide.
16. The semiconductor structure of claim 14, wherein the second dielectric layer comprises lanthanum oxide.
17. The semiconductor structure of claim 14, wherein the second dielectric layer comprises zirconium oxide.
18. A semiconductor structure comprising:
a semiconductor substrate;
a transistor gate disposed on the semiconductor substrate;
a gate dielectric disposed between the semiconductor substrate and the transistor gate, wherein the gate dielectric comprises an oxidized surface region of the semiconductor substrate, an aluminum oxide layer disposed on the oxidized surface region, and a high-K dielectric layer disposed on the aluminum oxide layer.
19. The semiconductor structure of claim 18, wherein the high-K dielectric layer comprises a titanium oxide layer.
20. The semiconductor structure of claim 18, wherein the high-K dielectric layer comprises zirconium oxide.
21. A semiconductor structure comprising:
a semiconductor substrate comprising an oxidized top surface;
a first dielectric layer disposed on the oxidized top surface of the semiconductor substrate; and
a second dielectric layer disposed on the first dielectric layer.
22. The semiconductor structure of claim 21, wherein the first dielectric layer comprises aluminum oxide and lanthanum oxide.
23. The semiconductor structure of claim 22, wherein the second dielectric layer comprises titanium oxide.
24. The semiconductor structure of claim 22, wherein the second dielectric layer comprises lanthanum oxide.
25. The semiconductor structure of claim 22, wherein the second dielectric layer comprises zirconium oxide.
26. The semiconductor structure of claim 13, wherein the oxidized top surface has a thickness ranging from about 2 angstroms to about 5 angstroms.
27. The semiconductor structure of claim 18, wherein the oxidized surface region has a thickness ranging from about 2 angstroms to about 5 angstroms.
28. The semiconductor structure of claim 21, wherein the oxidized top surface has a thickness ranging from about 2 angstroms to about 5 angstroms.
US14/995,956 2014-04-25 2016-01-14 Alternative gate dielectric films for silicon germanium and germanium channel materials Abandoned US20160133716A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US14/995,956 US20160133716A1 (en) 2014-04-25 2016-01-14 Alternative gate dielectric films for silicon germanium and germanium channel materials

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US14/261,559 US9263541B2 (en) 2014-04-25 2014-04-25 Alternative gate dielectric films for silicon germanium and germanium channel materials
US14/995,956 US20160133716A1 (en) 2014-04-25 2016-01-14 Alternative gate dielectric films for silicon germanium and germanium channel materials

Related Parent Applications (1)

Application Number Title Priority Date Filing Date
US14/261,559 Division US9263541B2 (en) 2014-04-25 2014-04-25 Alternative gate dielectric films for silicon germanium and germanium channel materials

Publications (1)

Publication Number Publication Date
US20160133716A1 true US20160133716A1 (en) 2016-05-12

Family

ID=54335537

Family Applications (2)

Application Number Title Priority Date Filing Date
US14/261,559 Expired - Fee Related US9263541B2 (en) 2014-04-25 2014-04-25 Alternative gate dielectric films for silicon germanium and germanium channel materials
US14/995,956 Abandoned US20160133716A1 (en) 2014-04-25 2016-01-14 Alternative gate dielectric films for silicon germanium and germanium channel materials

Family Applications Before (1)

Application Number Title Priority Date Filing Date
US14/261,559 Expired - Fee Related US9263541B2 (en) 2014-04-25 2014-04-25 Alternative gate dielectric films for silicon germanium and germanium channel materials

Country Status (1)

Country Link
US (2) US9263541B2 (en)

Cited By (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170309487A1 (en) * 2016-04-20 2017-10-26 International Business Machines Corporation Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or iii-v channel of semiconductor device

Families Citing this family (1)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN115602720A (en) * 2017-11-07 2023-01-13 联华电子股份有限公司(Tw) Semiconductor device and method for manufacturing the same

Citations (13)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6251720B1 (en) * 1996-09-27 2001-06-26 Randhir P. S. Thakur High pressure reoxidation/anneal of high dielectric constant materials
US6627503B2 (en) * 2000-02-11 2003-09-30 Sharp Laboratories Of America, Inc. Method of forming a multilayer dielectric stack
US20050127417A1 (en) * 2003-12-10 2005-06-16 Saenger Katherine L. Field effect transistor with etched-back gate dielectric
US20050191812A1 (en) * 2004-03-01 2005-09-01 Lsi Logic Corporation Spacer-less transistor integration scheme for high-k gate dielectrics and small gate-to-gate spaces applicable to Si, SiGe strained silicon schemes
US20050224897A1 (en) * 2004-03-26 2005-10-13 Taiwan Semiconductor Manufacturing Co., Ltd. High-K gate dielectric stack with buffer layer to improve threshold voltage characteristics
US20120241739A1 (en) * 2011-03-25 2012-09-27 Semiconductor Energy Laboratory Co., Ltd. Field-effect transistor, and memory and semiconductor circuit including the same
US8659069B2 (en) * 2011-01-24 2014-02-25 Samsung Electronics Co., Ltd. Gate structures
US8674429B2 (en) * 2012-04-17 2014-03-18 Samsung Electronics Co., Ltd. Gate structure in non-volatile memory device
US20150006952A1 (en) * 2013-07-01 2015-01-01 Cleversafe, Inc. Rebuilding data while reading data in a dispersed storage network
US20150069524A1 (en) * 2013-09-09 2015-03-12 Freescale Semiconductor, Inc Method of Forming Different Voltage Devices with High-K Metal Gate
US9054054B2 (en) * 2010-06-21 2015-06-09 Samsung Electronics Co., Ltd. Methods of forming patterns and methods of manufacturing semiconductor devices using the same
US9111871B2 (en) * 2013-11-27 2015-08-18 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and method for forming the same
US20150249009A1 (en) * 2014-03-02 2015-09-03 Tokyo Electron Limited METHOD OF ENHANCING HIGH-k FILM NUCLEATION RATE AND ELECTRICAL MOBILITY IN A SEMICONDUCTOR DEVICE BY MICROWAVE PLASMA TREATMENT

Family Cites Families (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US4837176A (en) * 1987-01-30 1989-06-06 Motorola Inc. Integrated circuit structures having polycrystalline electrode contacts and process
KR100400246B1 (en) * 2000-12-29 2003-10-01 주식회사 하이닉스반도체 Method for forming of capacitor the cell used high-integrated DRAM
KR100717768B1 (en) * 2005-08-30 2007-05-11 주식회사 하이닉스반도체 Capacitor in semiconductor device and method for forming the same, non-volatile memory device and method manufacturing the same
US8420208B2 (en) 2010-08-11 2013-04-16 Micron Technology, Inc. High-k dielectric material and methods of forming the high-k dielectric material

Patent Citations (14)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US6251720B1 (en) * 1996-09-27 2001-06-26 Randhir P. S. Thakur High pressure reoxidation/anneal of high dielectric constant materials
US6627503B2 (en) * 2000-02-11 2003-09-30 Sharp Laboratories Of America, Inc. Method of forming a multilayer dielectric stack
US20050127417A1 (en) * 2003-12-10 2005-06-16 Saenger Katherine L. Field effect transistor with etched-back gate dielectric
US20050191812A1 (en) * 2004-03-01 2005-09-01 Lsi Logic Corporation Spacer-less transistor integration scheme for high-k gate dielectrics and small gate-to-gate spaces applicable to Si, SiGe strained silicon schemes
US20050224897A1 (en) * 2004-03-26 2005-10-13 Taiwan Semiconductor Manufacturing Co., Ltd. High-K gate dielectric stack with buffer layer to improve threshold voltage characteristics
US9054054B2 (en) * 2010-06-21 2015-06-09 Samsung Electronics Co., Ltd. Methods of forming patterns and methods of manufacturing semiconductor devices using the same
US8659069B2 (en) * 2011-01-24 2014-02-25 Samsung Electronics Co., Ltd. Gate structures
US20120241739A1 (en) * 2011-03-25 2012-09-27 Semiconductor Energy Laboratory Co., Ltd. Field-effect transistor, and memory and semiconductor circuit including the same
US8674429B2 (en) * 2012-04-17 2014-03-18 Samsung Electronics Co., Ltd. Gate structure in non-volatile memory device
US8907398B2 (en) * 2012-04-17 2014-12-09 Samsung Electronics Co., Ltd. Gate structure in non-volatile memory device
US20150006952A1 (en) * 2013-07-01 2015-01-01 Cleversafe, Inc. Rebuilding data while reading data in a dispersed storage network
US20150069524A1 (en) * 2013-09-09 2015-03-12 Freescale Semiconductor, Inc Method of Forming Different Voltage Devices with High-K Metal Gate
US9111871B2 (en) * 2013-11-27 2015-08-18 Semiconductor Manufacturing International (Shanghai) Corporation Semiconductor structure and method for forming the same
US20150249009A1 (en) * 2014-03-02 2015-09-03 Tokyo Electron Limited METHOD OF ENHANCING HIGH-k FILM NUCLEATION RATE AND ELECTRICAL MOBILITY IN A SEMICONDUCTOR DEVICE BY MICROWAVE PLASMA TREATMENT

Non-Patent Citations (2)

* Cited by examiner, † Cited by third party
Title
U.S. Provisional Application Serial No. 61/946,829, Tapily et al., filed on March 2, 2014 *
U.S. Provisional Application Serial No. 61/986,995, Tapily et al., filed on May 1, 2014 *

Cited By (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20170309487A1 (en) * 2016-04-20 2017-10-26 International Business Machines Corporation Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or iii-v channel of semiconductor device
US11152214B2 (en) * 2016-04-20 2021-10-19 International Business Machines Corporation Structures and methods for equivalent oxide thickness scaling on silicon germanium channel or III-V channel of semiconductor device

Also Published As

Publication number Publication date
US9263541B2 (en) 2016-02-16
US20150311308A1 (en) 2015-10-29

Similar Documents

Publication Publication Date Title
US8932923B2 (en) Semiconductor gate structure for threshold voltage modulation and method of making same
US8507991B2 (en) Semiconductor device and method of manufacturing the same
US10211309B2 (en) Method and device for metal gate stacks
US10199277B2 (en) Semiconductor process
JP2008172227A (en) Electronic device and its manufacturing process
US8624325B2 (en) Semiconductor device and method of manufacturing the same
US9257518B2 (en) Method for producing a metal-gate MOS transistor, in particular a PMOS transistor, and corresponding integrated circuit
US20120319179A1 (en) Metal gate and fabrication method thereof
US20110215413A1 (en) Semiconductor device and method for manufacturing the same
US20160133716A1 (en) Alternative gate dielectric films for silicon germanium and germanium channel materials
US8802579B2 (en) Semiconductor structure and fabrication method thereof
US20180269113A1 (en) Method and structure for improving dielectric reliability of cmos device
US20120080760A1 (en) Dielectric structure, transistor and manufacturing method thereof
JP2005045166A (en) Semiconductor device and manufacturing method thereof
KR20080110366A (en) Method for fabricating a gate in a semiconductor
US10566243B2 (en) Semiconductor device having multiple work functions and manufacturing method thereof
US9053926B2 (en) Cyclical physical vapor deposition of dielectric layers
US20120018814A1 (en) Semiconductor device and method of manufacturing the same
US11222959B1 (en) Metal oxide semiconductor field effect transistor and method of manufacturing same
US20220223420A1 (en) Manufacturing method for semiconductor structure, and semiconductor structure
US11538917B2 (en) Semiconductor device and manufacturing method thereof
TW201301511A (en) Metal gate and fabrication method thereof
WO2022147984A1 (en) Method for manufacturing semiconductor structure, and semiconductor structure
KR100615084B1 (en) MOS transister employing an oxygen barrier layer spacer and method of forming the same
US20220148770A1 (en) Method for adjusting resistance value of thin film resistance layer in semiconductor structure

Legal Events

Date Code Title Description
AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:SIDDIQUI, SHARIQ;SAHU, BHAGAWAN;GALATAGE, ROHIT;AND OTHERS;SIGNING DATES FROM 20140415 TO 20140423;REEL/FRAME:037495/0134

STPP Information on status: patent application and granting procedure in general

Free format text: FINAL REJECTION MAILED

AS Assignment

Owner name: WILMINGTON TRUST, NATIONAL ASSOCIATION, DELAWARE

Free format text: SECURITY AGREEMENT;ASSIGNOR:GLOBALFOUNDRIES INC.;REEL/FRAME:049490/0001

Effective date: 20181127

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION

AS Assignment

Owner name: GLOBALFOUNDRIES INC., CAYMAN ISLANDS

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:054636/0001

Effective date: 20201117

AS Assignment

Owner name: GLOBALFOUNDRIES U.S. INC., NEW YORK

Free format text: RELEASE BY SECURED PARTY;ASSIGNOR:WILMINGTON TRUST, NATIONAL ASSOCIATION;REEL/FRAME:056987/0001

Effective date: 20201117