US20110271523A1 - Ball grid array stack - Google Patents
Ball grid array stack Download PDFInfo
- Publication number
- US20110271523A1 US20110271523A1 US13/184,977 US201113184977A US2011271523A1 US 20110271523 A1 US20110271523 A1 US 20110271523A1 US 201113184977 A US201113184977 A US 201113184977A US 2011271523 A1 US2011271523 A1 US 2011271523A1
- Authority
- US
- United States
- Prior art keywords
- layer
- lateral surface
- interposer
- layers
- package
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Abandoned
Links
Images
Classifications
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K1/00—Printed circuits
- H05K1/02—Details
- H05K1/14—Structural association of two or more printed circuits
- H05K1/144—Stacked arrangements of planar printed circuit boards
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/10—Bump connectors; Manufacturing methods related thereto
- H01L2224/15—Structure, shape, material or disposition of the bump connectors after the connecting process
- H01L2224/16—Structure, shape, material or disposition of the bump connectors after the connecting process of an individual bump connector
- H01L2224/161—Disposition
- H01L2224/16151—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive
- H01L2224/16221—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked
- H01L2224/16225—Disposition the bump connector connecting between a semiconductor or solid-state body and an item not being a semiconductor or solid-state body, e.g. chip-to-substrate, chip-to-passive the body and the item being stacked the item being non-metallic, e.g. insulating substrate with or without metallisation
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2224/00—Indexing scheme for arrangements for connecting or disconnecting semiconductor or solid-state bodies and methods related thereto as covered by H01L24/00
- H01L2224/01—Means for bonding being attached to, or being formed on, the surface to be connected, e.g. chip-to-package, die-attach, "first-level" interconnects; Manufacturing methods related thereto
- H01L2224/42—Wire connectors; Manufacturing methods related thereto
- H01L2224/47—Structure, shape, material or disposition of the wire connectors after the connecting process
- H01L2224/48—Structure, shape, material or disposition of the wire connectors after the connecting process of an individual wire connector
- H01L2224/4805—Shape
- H01L2224/4809—Loop shape
- H01L2224/48091—Arched
-
- H—ELECTRICITY
- H01—ELECTRIC ELEMENTS
- H01L—SEMICONDUCTOR DEVICES NOT COVERED BY CLASS H10
- H01L2924/00—Indexing scheme for arrangements or methods for connecting or disconnecting semiconductor or solid-state bodies as covered by H01L24/00
- H01L2924/15—Details of package parts other than the semiconductor or other solid state devices to be connected
- H01L2924/181—Encapsulation
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/04—Assemblies of printed circuits
- H05K2201/042—Stacked spaced PCBs; Planar parts of folded flexible circuits having mounted components in between or spaced from each other
-
- H—ELECTRICITY
- H05—ELECTRIC TECHNIQUES NOT OTHERWISE PROVIDED FOR
- H05K—PRINTED CIRCUITS; CASINGS OR CONSTRUCTIONAL DETAILS OF ELECTRIC APPARATUS; MANUFACTURE OF ASSEMBLAGES OF ELECTRICAL COMPONENTS
- H05K2201/00—Indexing scheme relating to printed circuits covered by H05K1/00
- H05K2201/10—Details of components or other objects attached to or integrated in a printed circuit board
- H05K2201/10227—Other objects, e.g. metallic pieces
- H05K2201/10378—Interposers
-
- Y—GENERAL TAGGING OF NEW TECHNOLOGICAL DEVELOPMENTS; GENERAL TAGGING OF CROSS-SECTIONAL TECHNOLOGIES SPANNING OVER SEVERAL SECTIONS OF THE IPC; TECHNICAL SUBJECTS COVERED BY FORMER USPC CROSS-REFERENCE ART COLLECTIONS [XRACs] AND DIGESTS
- Y10—TECHNICAL SUBJECTS COVERED BY FORMER USPC
- Y10T—TECHNICAL SUBJECTS COVERED BY FORMER US CLASSIFICATION
- Y10T29/00—Metal working
- Y10T29/49—Method of mechanical manufacture
- Y10T29/49002—Electrical device making
- Y10T29/49117—Conductor or circuit manufacturing
- Y10T29/49124—On flat or curved insulated base, e.g., printed circuit, etc.
- Y10T29/49126—Assembling bases
Definitions
- the invention relates generally to stacked microelectronic modules. Specifically, the invention relates to a device comprised of stacked integrated circuit (IC) package layers, such as ball grid array packages (BGA), thin small outline packages, (TSOPs) or connected bare die IC chip layers.
- IC integrated circuit
- BGA ball grid array packages
- TSOPs thin small outline packages
- the layers may optional include other active or passive electronic components such as surface mounted resistors, capacitors or the like.
- the various electronic components in the layers can be connected to an external circuit by means of one or more interposer structures comprising conductive traces on one or more lateral surfaces of the claimed package to define conductive “T-connect” structures which route predetermined circuit signals to predetermined locations.
- stacking and interconnecting commercial off the shelf (COTS) integrated circuit packages there are significant advantages to stacking and interconnecting commercial off the shelf (COTS) integrated circuit packages.
- COTS commercial off the shelf
- the primary advantage of stacking integrated circuits is maximum utilization of limited surface area on a printed circuit board.
- Vertically stacking integrated circuit packages provides increased circuit density without requiring additional printed circuit board space.
- stacking integrated circuit packages reduces signal lead lengths between the stacked components, reducing parasitic inductance and capacitance, which in turn, allows the circuits to operate at high clock speeds.
- COTS components also provides the advantage of ensuring the stack contains fully burned in, tested and functional die, i.e., ensures the use of known good die (KGD) in the stack.
- KGD known good die
- the current microelectronic packaging trend is toward ball grid array packages which comprise an array of solder ball interconnections for I/O to and from the internal integrated circuit die on the lower major surface of the BGA package.
- the solder balls are reflowed to a registered set of conductive pads on an external circuit for interconnection therewith. It is therefore desirable and a need exists to provide a device that optionally takes advantage of the benefits of stacking and that can accommodate ball grid array packages, surface mount, TSOP or other electronic package formats, which device can be adapted for connection with a standard BGA or other user-defined printed circuit board pattern.
- An embodiment includes a device comprising a stack of at least two layers, each of which may comprise active and/or passive discrete components, TSOP and/or ball grid array packages, bare integrated circuit die, which layers are stacked and interconnected to define a microelectronic package.
- the aforementioned electronic devices are collectively, but without limitation, referred to herein as electronic components.
- a first layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith.
- the electrically conductive trace terminates at a lateral edge of the first layer to define an access lead.
- a second layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith.
- the electrically conductive trace terminates at a lateral edge of the second layer to define an access lead.
- An interposer structure is disposed between the layers and provides one or more lateral surfaces upon which a layer interconnect trace is defined to create an electrical connection between the respective access leads on each of the layers.
- the conductive traces on the second layer may readily be electrically connected to an external circuit using a ball grid array pattern, wirebonding or equivalent means.
- FIG. 1 is a cross-section of a first preferred embodiment of a two layer electronic package of the invention.
- FIG. 2 is an exploded view of the major elements of a preferred embodiment of the electronic package of the invention.
- FIG. 3 illustrates a cross-section of a three-layer electronic package of the invention.
- FIG. 4 shows a side view of a two layer electronic package of the invention, reflecting the layer interconnect traces defined on the module lateral surface and the underlying layer access leads of the respective layers.
- FIGS. 1 and 2 show a cross-section and exploded view of a preferred embodiment of the multi-layer electronic package 1 of the invention in a two-layer configuration. It is expressly noted that the invention is not limited to two layers but may comprise three or more layers as reflected in FIG. 3 , depending upon the end needs of the user.
- Package 1 is comprised of a first layer 5 having a first layer lateral surface 10 and at least one first layer electrically conductive trace 15 .
- First layer 5 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or equivalent organic material comprising electrically conductive traces.
- First layer conductive trace 15 terminates at first layer lateral surface 10 to define a first layer access lead 20 which is defined by the cross-sectional area of the trace.
- First layer 5 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation, be one or more prepackaged integrated circuit chips, e.g. ball grid array packages 25 a, thin small out line packages 25 b, bare die 25 c or discrete electronic components such as capacitors or resistors 25 c.
- Bare die 25 c may desirably be connected to first layer conductive trace 15 by means of wire bonding, conductive epoxy, solder or flip chip ball bond attachment.
- the electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the first layer conductive trace 15 and first layer access lead 20 .
- electronic components 25 are provided on both major surfaces of first layer 5 as illustrated in FIG. 1
- Package 1 is further comprised of a second layer 30 having a second layer lateral surface 35 and at least one second layer electrically conductive trace 40 .
- second layer 30 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or organic material comprising electrically conductive traces.
- Second layer. conductive trace 40 terminates at second layer lateral surface 35 to define a second layer access lead 45 which is defined by the cross-sectional area of the trace.
- Second layer 30 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation be one or more prepackaged integrated circuit chips, e.g. ball grid array packages 25 a, thin small out line packages 25 b, bare die 25 c (shown wire bonded) or discrete electronic components such as capacitors or resistors 25 d .
- Bare die may desirably be connected to second layer conductive trace 40 by means of conductive epoxy, solder or flip chip ball bond attachment.
- the electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the second layer conductive trace 40 and second layer access lead 45 .
- layer 1 is further comprised of an interposer structure 50 .
- Interposer structure 50 is preferably comprised of a dielectric or insulative organic material such as FR4 and comprises an interposer lateral surface 52 .
- Interposer structure 50 may be provided as a four-sided layer comprising an aperture, or frame as shown in FIG. 2 or as a one, two or three sided structure so long as at least one interposer lateral surface 52 is provided.
- a preferred embodiment as shown in FIG. 2 comprises a nonconductive layer having an aperture defined therein for the receiving of an electronic component mounted on the first or second layer.
- interposer structure 50 is bonded by means of a suitable adhesive to create a unitary structure defining package 1 .
- the respective access leads 20 and 45 are prepared for metallization such as by lapping, grinding or saw-cutting one or more package lateral surfaces to define a substantially coplanar package lateral surface 55 with access leads exposed thereon. In this manner, the respective access leads and the respective lateral surfaces are substantially coplanar for subsequent metallization.
- Predetermined ones of access leads 20 and 45 are electrically connected using, for instance, photolithographic processes to define one or more layer interconnect traces 60 on the package lateral surface 55 that define one or more “T-connect” structures 62 .
- the layer interconnect traces 60 provide for the routing and interconnection of the electronic components on the layers in the package upon the package lateral surface 55
- conductive pads 65 in electrical connection with predetermined second layer conductive traces are preferably provided for the receiving of solder balls 70 for the electrical connection of the package to an external conducive pattern such as a separate printed circuit board.
- access leads on the respective first and second layers are shown in phantom and, in a functional package, are plated with an overlying conductive layer interconnect trace 60 .
- the access leads are connected by metalizing the entire package lateral surface 55 , then a dicing saw used to delineate the various layer interconnect traces by saw-cutting through the metallization to the dielectric underneath to create one or more trenches 75 . Laser or other ablation means can be used where appropriate.
Abstract
The invention discloses a device comprising a stack of at least two layers, which may comprise active or passive discrete components, TSOP and/or ball grid array packages, flip chip or wire bonded bare die or the like, which layers are stacked and . interconnected to define an integral module. A first and second layer comprise an electrically conductive trace with one or more electronic components in electrical connection therewith. The electrically conductive traces terminate at a lateral surface of each of the layers to define an access lead. An interposer structure is disposed between the layers and provides an interposer lateral surface upon which a conductive layer interconnect trace is defined to create an electrical connection between predetermined access leads on each of the layers.
Description
- This application is a Division of U.S. patent application Ser. No. 11/731,154, filed Mar. 31, 2007, which claims priority from U.S. Provisional Patent Application No. 60/787,923, filed Apr. 3, 2006, both of which are incorporated herein by reference in their entireties.
- The invention relates generally to stacked microelectronic modules. Specifically, the invention relates to a device comprised of stacked integrated circuit (IC) package layers, such as ball grid array packages (BGA), thin small outline packages, (TSOPs) or connected bare die IC chip layers. The layers may optional include other active or passive electronic components such as surface mounted resistors, capacitors or the like.
- The various electronic components in the layers can be connected to an external circuit by means of one or more interposer structures comprising conductive traces on one or more lateral surfaces of the claimed package to define conductive “T-connect” structures which route predetermined circuit signals to predetermined locations.
- In the microelectronics industry, there are significant advantages to stacking and interconnecting commercial off the shelf (COTS) integrated circuit packages. The primary advantage of stacking integrated circuits is maximum utilization of limited surface area on a printed circuit board. Vertically stacking integrated circuit packages provides increased circuit density without requiring additional printed circuit board space. Further, stacking integrated circuit packages reduces signal lead lengths between the stacked components, reducing parasitic inductance and capacitance, which in turn, allows the circuits to operate at high clock speeds.
- The use of COTS components also provides the advantage of ensuring the stack contains fully burned in, tested and functional die, i.e., ensures the use of known good die (KGD) in the stack.
- Industry has recognized the value of stacking COTS integrated circuits as is reflected in U.S. Pat. Nos. 6,026,352 to Eide, 6,806,559 to Gann, and 6,706,971, to Albert, U.S. Pat. No. 6,967,411 to Eide, all to common assignee, Irvine Sensors Corp. and each of which is incorporated fully herein by reference.
- The current microelectronic packaging trend is toward ball grid array packages which comprise an array of solder ball interconnections for I/O to and from the internal integrated circuit die on the lower major surface of the BGA package. The solder balls are reflowed to a registered set of conductive pads on an external circuit for interconnection therewith. It is therefore desirable and a need exists to provide a device that optionally takes advantage of the benefits of stacking and that can accommodate ball grid array packages, surface mount, TSOP or other electronic package formats, which device can be adapted for connection with a standard BGA or other user-defined printed circuit board pattern.
- An embodiment includes a device comprising a stack of at least two layers, each of which may comprise active and/or passive discrete components, TSOP and/or ball grid array packages, bare integrated circuit die, which layers are stacked and interconnected to define a microelectronic package. The aforementioned electronic devices are collectively, but without limitation, referred to herein as electronic components.
- A first layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith. The electrically conductive trace terminates at a lateral edge of the first layer to define an access lead.
- A second layer comprises an electrically conductive trace with one or more electronic components in electrical connection therewith. The electrically conductive trace terminates at a lateral edge of the second layer to define an access lead.
- An interposer structure is disposed between the layers and provides one or more lateral surfaces upon which a layer interconnect trace is defined to create an electrical connection between the respective access leads on each of the layers. The conductive traces on the second layer may readily be electrically connected to an external circuit using a ball grid array pattern, wirebonding or equivalent means.
- In the above device, all manner of electronic devices can be efficiently stacked and interconnected in a reliable, low cost microelectronic module.
- While the claimed device has or will be described for the sake of grammatical fluidity with functional explanations, it is to be expressly understood that the claims, unless expressly formulated under 35 USC 112, are not to be construed as necessarily limited in any way by the construction of “means” or “steps” limitations, but are to be accorded the full scope of the meaning and equivalents of the definition provided by the claims under the judicial doctrine of equivalents, and in the case where the claims are expressly formulated under 35 USC 112, are to be accorded full statutory equivalents under 35 USC 112.
-
FIG. 1 is a cross-section of a first preferred embodiment of a two layer electronic package of the invention. -
FIG. 2 is an exploded view of the major elements of a preferred embodiment of the electronic package of the invention. -
FIG. 3 illustrates a cross-section of a three-layer electronic package of the invention. -
FIG. 4 shows a side view of a two layer electronic package of the invention, reflecting the layer interconnect traces defined on the module lateral surface and the underlying layer access leads of the respective layers. - The invention and its various embodiments can now be better understood by turning to the following detailed description of the preferred embodiments which are presented as illustrated examples of the invention defined in the claims. It is expressly understood that the invention as defined by the claims may be broader than the illustrated embodiments described below.
- Turning now to the figures wherein like numerals identify like elements among the several views,
FIGS. 1 and 2 show a cross-section and exploded view of a preferred embodiment of the multi-layer electronic package 1 of the invention in a two-layer configuration. It is expressly noted that the invention is not limited to two layers but may comprise three or more layers as reflected inFIG. 3 , depending upon the end needs of the user. - Package 1 is comprised of a first layer 5 having a first layer
lateral surface 10 and at least one first layer electricallyconductive trace 15. First layer 5 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or equivalent organic material comprising electrically conductive traces. First layerconductive trace 15 terminates at first layerlateral surface 10 to define a firstlayer access lead 20 which is defined by the cross-sectional area of the trace. - First layer 5 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation, be one or more prepackaged integrated circuit chips, e.g. ball
grid array packages 25 a, thin smallout line packages 25 b, bare die 25 c or discrete electronic components such as capacitors orresistors 25 c. Bare die 25 c may desirably be connected to first layerconductive trace 15 by means of wire bonding, conductive epoxy, solder or flip chip ball bond attachment. - The electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the first layer
conductive trace 15 and firstlayer access lead 20. - In a preferred embodiment, electronic components 25 are provided on both major surfaces of first layer 5 as illustrated in
FIG. 1 - Package 1 is further comprised of a
second layer 30 having a second layerlateral surface 35 and at least one second layer electricallyconductive trace 40. As above,second layer 30 may be comprised of a single or multilayer printed circuit board construction or equivalent structure such as FR4 or organic material comprising electrically conductive traces. Second layer.conductive trace 40 terminates at second layerlateral surface 35 to define a secondlayer access lead 45 which is defined by the cross-sectional area of the trace. -
Second layer 30 is further comprised of one or more electronic components 25 which may, by way of example and not by limitation be one or more prepackaged integrated circuit chips, e.g. ballgrid array packages 25 a, thin smallout line packages 25 b, bare die 25 c (shown wire bonded) or discrete electronic components such as capacitors orresistors 25 d. Bare die may desirably be connected to second layerconductive trace 40 by means of conductive epoxy, solder or flip chip ball bond attachment. - The electronic components 25 comprise a user-defined electronic circuit or partial electronic circuit, at least one of which is in electrical connection with the second layer
conductive trace 40 and secondlayer access lead 45. - As illustrated in
FIGS. 1-4 , layer 1 is further comprised of aninterposer structure 50.Interposer structure 50 is preferably comprised of a dielectric or insulative organic material such as FR4 and comprises an interposerlateral surface 52.Interposer structure 50 may be provided as a four-sided layer comprising an aperture, or frame as shown inFIG. 2 or as a one, two or three sided structure so long as at least one interposerlateral surface 52 is provided. A preferred embodiment as shown inFIG. 2 comprises a nonconductive layer having an aperture defined therein for the receiving of an electronic component mounted on the first or second layer. - As seen in
FIGS. 1 and 2 ,interposer structure 50 is bonded by means of a suitable adhesive to create a unitary structure defining package 1. - Turning back to
FIG. 3 , after bonding first layer 1,interposer structure 50 andsecond layer 30, the respective access leads 20 and 45 are prepared for metallization such as by lapping, grinding or saw-cutting one or more package lateral surfaces to define a substantially coplanar package lateral surface 55 with access leads exposed thereon. In this manner, the respective access leads and the respective lateral surfaces are substantially coplanar for subsequent metallization. - Predetermined ones of access leads 20 and 45 are electrically connected using, for instance, photolithographic processes to define one or more
layer interconnect traces 60 on the package lateral surface 55 that define one or more “T-connect”structures 62. Thelayer interconnect traces 60 provide for the routing and interconnection of the electronic components on the layers in the package upon the package lateral surface 55 - As seen in
FIGS. 3 and 4 , conductive pads 65 in electrical connection with predetermined second layer conductive traces are preferably provided for the receiving ofsolder balls 70 for the electrical connection of the package to an external conducive pattern such as a separate printed circuit board. - As best illustrated in
FIG. 4 , access leads on the respective first and second layers are shown in phantom and, in a functional package, are plated with an overlying conductivelayer interconnect trace 60. In the illustrated embodiment, the access leads are connected by metalizing the entire package lateral surface 55, then a dicing saw used to delineate the various layer interconnect traces by saw-cutting through the metallization to the dielectric underneath to create one ormore trenches 75. Laser or other ablation means can be used where appropriate. - Therefore, it must be understood that the illustrated embodiment has been set forth only for the purpose of example and that it should not be taken as limiting the invention as defined by the following claims. For example, notwithstanding the fact that the elements of a claim are set forth below in a certain combination, it must be expressly understood that the invention includes other combinations of fewer, more or different elements, which are disclosed even when not initially claimed in such combinations.
- The words used in this specification to describe the invention and. its various embodiments are to be understood not only in the sense of their commonly defined meanings, but to include by special definition in this specification, structure, material or acts beyond the scope of the commonly defined meanings Thus, if an element can be understood in the context of this specification as including more than one meaning, then its use in a claim must be understood as being generic to all possible meanings supported by the specification and by the word itself.
- The definitions of the words or elements of the following claims are therefore defined in this specification to include not only the combination of elements which are literally set forth, but all equivalent structure, material or acts for performing substantially the same function in substantially the same way to obtain substantially the same result. In this sense it is therefore contemplated that an equivalent substitution of two or more elements may be made for anyone of the elements in the claims below or that a single element may be substituted for two or more elements in a claim.
- Although elements may be described above as acting in certain combinations and even initially claimed as such, it is to be expressly understood that one or more elements from a claimed combination can, in some cases be excised from the combination and that the claimed combination may be directed to a sub-combination or variation of a sub combination.
- Insubstantial changes from the claimed subject matter as viewed by a person with ordinary skill in the art, now known or later devised, are expressly contemplated as being equivalent within the scope of the claims. Therefore, obvious substitutions now or later known to one with ordinary skill in the art are defined to be within the scope of the defined elements.
- The claims are thus to be understood to include what is specifically illustrated and described above, what is conceptually equivalent, what can be obviously substituted and also what essentially incorporates the fundamental idea of the invention.
Claims (25)
1. A method comprising:
providing a first layer that includes opposing major surfaces, a first layer lateral surface, a first layer conductive trace, and an electronic component disposed on at least one of the opposing major surfaces, wherein the first layer conductive trace terminates on the first layer lateral surface to define a first layer access lead;
providing a second layer that includes an electronic component, a second layer lateral surface, and a second layer conductive trace, wherein the second layer conductive trace terminates on the second layer lateral surface to define a second layer access lead;
after provision of the first and second layers, bonding the first and second layers with an interposer such that the interposer is disposed between the first and second layers, wherein the interposer includes an interposer lateral surface, and wherein the first layer lateral surface, the interposer lateral surface, and the second layer lateral surface define a substantially coplanar package lateral surface; and
disposing a conductive layer interconnect trace on the substantially coplanar package lateral surface to electrically connect the first layer access lead and the second layer access lead.
2. The method of claim 1 , wherein the first layer further comprises an opposite lateral surface on an opposite side of the first layer as the first layer lateral surface, and wherein at least one of the opposing major surfaces extends from the first layer lateral surface to the opposite lateral surface.
3. The method of claim 1 , wherein each of the opposing major surfaces includes an electronic component disposed thereon.
4. The method of claim 1 , wherein the interposer is formed separately from the first and second layers.
5. The method of claim 1 , wherein the interposer further comprises a frame having an aperture defined therein, and wherein the aperture is configured to receive at least one of the electronic components from the first or second layers.
6. The method of claim 5 , wherein after said bonding the first and second layers with an interposer, an unfilled gap exists in the aperture between the interposer and at least one of the electronic component of the first layer or the electronic component of the second layer.
7. The method of claim 1 , wherein said disposing a conductive layer interconnect trace comprises:
metallizing the substantially coplanar package lateral surface with a metallization; and
delineating the metallization to form one or more trenches.
8. The method of claim 1 , wherein the interposer further comprises at least one of a dielectric material or an insulative organic material.
9. The method of claim 1 , further comprising modifying the first layer lateral surface and the second layer lateral surface to define the substantially coplanar package lateral surface.
10. The method of claim 9 , wherein said modifying comprises lapping, grinding, or saw-cutting the first layer lateral surface and the second layer lateral surface.
11. The method of claim 1 , wherein the electronic component of the first layer comprises a prepackaged integrated circuit chip.
12. The method of claim 11 , wherein the prepackaged integrated circuit chip comprises a ball grid array package.
13. The method of claim 11 , wherein the prepackaged integrated circuit chip comprises a thin small outline package.
14. The method of claim 11 , further comprising forming an electrical connection between the prepackaged integrated circuit chip and the first layer conductive trace.
15. The method of claim 14 , wherein the electrical connection comprises a flip-chip bond or a wire bond.
16. The method of claim 14 , wherein the electrical connection comprises an electrically-conductive epoxy.
17. The method of claim 1 , wherein said disposing a conductive layer interconnect trace on the substantially coplanar package lateral surface comprises forming an electrically-conductive T-connection between the conductive layer interconnect, the first layer access lead, and the second layer access lead.
18. The method of claim 1 , wherein said bonding the first and second layers with an interposer comprises bonding the first and second layers and the interposer with an adhesive.
19. A method comprising:
providing a first layer that includes opposing major surfaces, a first layer lateral surface, a first layer conductive trace, and an electronic component disposed on at least one of the opposing major surfaces, wherein the first layer conductive trace terminates on the first layer lateral surface to define a first layer access lead;
providing a second layer that includes a second layer lateral surface and a second layer conductive trace, wherein the second layer conductive trace terminates on the second layer lateral surface to define a second layer access lead;
after provision of the first and second layers, bonding the first and second layers with an interposer such that the interposer is disposed between the first and second layers, wherein the interposer includes an interposer lateral surface and a frame defining an aperture, wherein said bonding the first and second layers with an interposer comprises positioning the electronic component within the aperture, wherein the aperture includes an unfilled gap between the electronic component and the frame of the interposer, and wherein the first layer lateral surface, the interposer lateral surface, and the second layer lateral surface define a package lateral surface; and
disposing a conductive layer interconnect trace on the package lateral surface to electrically connect the first layer access lead and the second layer access lead.
20. The method of claim 19 , wherein the first layer further comprises an opposite lateral surface on an opposite side of the first layer as the first layer lateral surface, and wherein at least one of the opposing major surfaces extends from the first layer lateral surface to the opposite lateral surface.
21. The method of claim 19 , wherein the interposer is formed separately from the first and second layers.
22. The method of claim 19 , wherein said disposing a conductive layer interconnect trace comprises:
metallizing substantially the entire package lateral surface with a metallization; and
delineating the metallization to form one or more trenches.
23. The method of claim 19 , further comprising modifying the first layer lateral surface and the second layer lateral surface to define the package lateral surface, wherein the package lateral surface is substantially coplanar.
24. The method of claim 19 , wherein the electronic component of the first layer comprises a ball grid array package or a thin small outline package.
25. The method of claim 19 , wherein said disposing a conductive layer interconnect trace on the package lateral surface comprises forming an electrically-conductive T-connection between the conductive layer interconnect, the first layer access lead, and the second layer access lead.
Priority Applications (1)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US13/184,977 US20110271523A1 (en) | 2006-04-03 | 2011-07-18 | Ball grid array stack |
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
US78792306P | 2006-04-03 | 2006-04-03 | |
US11/731,154 US7990727B1 (en) | 2006-04-03 | 2007-03-31 | Ball grid array stack |
US13/184,977 US20110271523A1 (en) | 2006-04-03 | 2011-07-18 | Ball grid array stack |
Related Parent Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/731,154 Division US7990727B1 (en) | 2006-04-03 | 2007-03-31 | Ball grid array stack |
Publications (1)
Publication Number | Publication Date |
---|---|
US20110271523A1 true US20110271523A1 (en) | 2011-11-10 |
Family
ID=44314386
Family Applications (2)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/731,154 Active 2027-05-29 US7990727B1 (en) | 2006-04-03 | 2007-03-31 | Ball grid array stack |
US13/184,977 Abandoned US20110271523A1 (en) | 2006-04-03 | 2011-07-18 | Ball grid array stack |
Family Applications Before (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/731,154 Active 2027-05-29 US7990727B1 (en) | 2006-04-03 | 2007-03-31 | Ball grid array stack |
Country Status (1)
Country | Link |
---|---|
US (2) | US7990727B1 (en) |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10700028B2 (en) | 2018-02-09 | 2020-06-30 | Sandisk Technologies Llc | Vertical chip interposer and method of making a chip assembly containing the vertical chip interposer |
US10879260B2 (en) | 2019-02-28 | 2020-12-29 | Sandisk Technologies Llc | Bonded assembly of a support die and plural memory dies containing laterally shifted vertical interconnections and methods for making the same |
US20210185831A1 (en) * | 2019-08-05 | 2021-06-17 | Apple Inc. | Selective Soldering with Photonic Soldering Technology |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
KR102008014B1 (en) | 2012-10-15 | 2019-08-06 | 삼성전자주식회사 | Semiconductor device and method of manufacturing the same |
US9007776B2 (en) * | 2012-12-14 | 2015-04-14 | Htc Corporation | Electronic module |
CN117391037A (en) * | 2022-06-29 | 2024-01-12 | 北京有竹居网络技术有限公司 | Storage device |
Citations (20)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US6137164A (en) * | 1998-03-16 | 2000-10-24 | Texas Instruments Incorporated | Thin stacked integrated circuit device |
US20010007372A1 (en) * | 1996-03-07 | 2001-07-12 | Salman Akram | Micromachined chip scale package |
US20040035840A1 (en) * | 2002-08-23 | 2004-02-26 | Michel Koopmans | Component installation, removal, and replacement apparatus and method |
US20040113264A1 (en) * | 2002-12-11 | 2004-06-17 | Gershon Akerling | High performance vias for vertical IC packaging |
US6759272B2 (en) * | 1996-11-21 | 2004-07-06 | Renesas Technology Corp. | Semiconductor device and manufacturing method thereof |
US6774478B2 (en) * | 2002-01-04 | 2004-08-10 | Kabushiki Kaisha Toshiba | Stacked semiconductor package |
US20040157410A1 (en) * | 2003-01-16 | 2004-08-12 | Seiko Epson Corporation | Semiconductor device, semiconductor module, electronic equipment, method for manufacturing semiconductor device, and method for manufacturing semiconductor module |
US20040178508A1 (en) * | 2003-03-11 | 2004-09-16 | Fujitsu Limited | Stacked semiconductor device |
US6798057B2 (en) * | 2002-11-05 | 2004-09-28 | Micron Technology, Inc. | Thin stacked ball-grid array package |
US6806559B2 (en) * | 2002-04-22 | 2004-10-19 | Irvine Sensors Corporation | Method and apparatus for connecting vertically stacked integrated circuit chips |
US20040238857A1 (en) * | 2001-08-28 | 2004-12-02 | Tessera, Inc. | High frequency chip packages with connecting elements |
US20050067680A1 (en) * | 2003-09-30 | 2005-03-31 | Boon Suan Jeung | Castellated chip-scale packages and methods for fabricating the same |
US20050184381A1 (en) * | 2004-02-20 | 2005-08-25 | Toshiyuki Asahi | Connection member and mount assembly and production method of the same |
US6967411B2 (en) * | 2002-02-07 | 2005-11-22 | Irvine Sensors Corporation | Stackable layers containing ball grid array packages |
US20060055017A1 (en) * | 2004-09-10 | 2006-03-16 | Jeong-Hyeon Cho | Stacked board-on-chip package having mirroring structure and dual inline memory module on which the stacked board-on-chip package are mounted |
US20060055039A1 (en) * | 2002-02-07 | 2006-03-16 | Floyd Eide | Stackable layer containing ball grid array package |
US20060157843A1 (en) * | 2005-01-17 | 2006-07-20 | Sung-Wook Hwang | Stacked semiconductor package having interposing print circuit board |
US20060170090A1 (en) * | 2005-01-31 | 2006-08-03 | Spansion Llc | Stacked type semiconductor device and method of fabricating stacked type semiconductor device |
US7129584B2 (en) * | 2002-01-09 | 2006-10-31 | Micron Technology, Inc. | Elimination of RDL using tape base flip chip on flex for die stacking |
US7405471B2 (en) * | 2000-10-16 | 2008-07-29 | Legacy Electronics, Inc. | Carrier-based electronic module |
Family Cites Families (49)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
JP2708191B2 (en) * | 1988-09-20 | 1998-02-04 | 株式会社日立製作所 | Semiconductor device |
US5073294A (en) * | 1990-03-07 | 1991-12-17 | Hercules Incorporated | Process of preparing compositions having multiple oriented mesogens |
US5198887A (en) * | 1991-03-06 | 1993-03-30 | Motorola, Inc. | Semiconductor chip carrier |
US5528466A (en) * | 1991-11-12 | 1996-06-18 | Sunright Limited | Assembly for mounting and cooling a plurality of integrated circuit chips using elastomeric connectors and a lid |
JP3120200B2 (en) * | 1992-10-12 | 2000-12-25 | セイコーインスツルメンツ株式会社 | Light valve device, stereoscopic image display device, and image projector |
JP3198796B2 (en) * | 1993-06-25 | 2001-08-13 | 富士電機株式会社 | Mold module |
US5367124A (en) * | 1993-06-28 | 1994-11-22 | International Business Machines Corporation | Compliant lead for surface mounting a chip package to a substrate |
JP2944449B2 (en) * | 1995-02-24 | 1999-09-06 | 日本電気株式会社 | Semiconductor package and manufacturing method thereof |
US5696031A (en) | 1996-11-20 | 1997-12-09 | Micron Technology, Inc. | Device and method for stacking wire-bonded integrated circuit dice on flip-chip bonded integrated circuit dice |
US5793104A (en) * | 1996-02-29 | 1998-08-11 | Lsi Logic Corporation | Apparatus for forming electrical connections between a semiconductor die and a semiconductor package |
US5847929A (en) * | 1996-06-28 | 1998-12-08 | International Business Machines Corporation | Attaching heat sinks directly to flip chips and ceramic chip carriers |
US6639416B1 (en) | 1996-07-02 | 2003-10-28 | Micron Technology, Inc. | Method and apparatus for testing semiconductor dice |
KR100209682B1 (en) * | 1996-07-27 | 1999-07-15 | 구자홍 | Manufacturing method of semiconductor package |
US6133072A (en) * | 1996-12-13 | 2000-10-17 | Tessera, Inc. | Microelectronic connector with planar elastomer sockets |
US6028352A (en) | 1997-06-13 | 2000-02-22 | Irvine Sensors Corporation | IC stack utilizing secondary leadframes |
JP2891692B1 (en) * | 1997-08-25 | 1999-05-17 | 株式会社日立製作所 | Semiconductor device |
US6294838B1 (en) * | 1997-09-24 | 2001-09-25 | Utron Technology Inc. | Multi-chip stacked package |
US6441495B1 (en) * | 1997-10-06 | 2002-08-27 | Rohm Co., Ltd. | Semiconductor device of stacked chips |
US6081026A (en) | 1998-11-13 | 2000-06-27 | Fujitsu Limited | High density signal interposer with power and ground wrap |
US6239485B1 (en) | 1998-11-13 | 2001-05-29 | Fujitsu Limited | Reduced cross-talk noise high density signal interposer with power and ground wrap |
JP3685947B2 (en) * | 1999-03-15 | 2005-08-24 | 新光電気工業株式会社 | Semiconductor device and manufacturing method thereof |
US6323060B1 (en) | 1999-05-05 | 2001-11-27 | Dense-Pac Microsystems, Inc. | Stackable flex circuit IC package and method of making same |
US6291779B1 (en) * | 1999-06-30 | 2001-09-18 | International Business Machines Corporation | Fine pitch circuitization with filled plated through holes |
JP3752949B2 (en) * | 2000-02-28 | 2006-03-08 | 日立化成工業株式会社 | Wiring substrate and semiconductor device |
JP4004705B2 (en) * | 2000-02-29 | 2007-11-07 | 松下電器産業株式会社 | Imaging device and imaging device assembling method |
JP3955712B2 (en) * | 2000-03-03 | 2007-08-08 | 株式会社ルネサステクノロジ | Semiconductor device |
US6384473B1 (en) * | 2000-05-16 | 2002-05-07 | Sandia Corporation | Microelectronic device package with an integral window |
US6522018B1 (en) * | 2000-05-16 | 2003-02-18 | Micron Technology, Inc. | Ball grid array chip packages having improved testing and stacking characteristics |
US7104804B2 (en) * | 2000-07-03 | 2006-09-12 | Advanced Interconnect Solutions | Method and apparatus for memory module circuit interconnection |
US20020061665A1 (en) | 2000-07-03 | 2002-05-23 | Victor Batinovich | Method and apparatus for vertically stacking and interconnecting ball grid array (BGA) electronic circuit devices |
FR2812453B1 (en) | 2000-07-25 | 2004-08-20 | 3D Plus Sa | DISTRIBUTED SHIELDING AND/OR DECOUPLING METHOD FOR A THREE-DIMENSIONAL INTERCONNECTION ELECTRONIC DEVICE, DEVICE SO OBTAINED AND METHOD FOR OBTAINING THE SAME |
US6700076B2 (en) | 2000-09-28 | 2004-03-02 | Eic Corporation | Multi-layer interconnect module and method of interconnection |
US6985363B2 (en) * | 2000-10-02 | 2006-01-10 | Matsushita Electric Industrial Co., Ltd. | Card type recording medium and production method therefor |
US20020100600A1 (en) | 2001-01-26 | 2002-08-01 | Albert Douglas M. | Stackable microcircuit layer formed from a plastic encapsulated microcircuit and method of making the same |
US6455936B1 (en) * | 2001-05-14 | 2002-09-24 | The Boeing Company | Integrated circuit assembly having interposer with a compliant layer |
US6869831B2 (en) * | 2001-09-14 | 2005-03-22 | Texas Instruments Incorporated | Adhesion by plasma conditioning of semiconductor chip surfaces |
US7474538B2 (en) * | 2002-05-27 | 2009-01-06 | Nec Corporation | Semiconductor device mounting board, method of manufacturing the same, method of inspecting the same, and semiconductor package |
SG111069A1 (en) | 2002-06-18 | 2005-05-30 | Micron Technology Inc | Semiconductor devices including peripherally located bond pads, assemblies, packages, and methods |
SG107595A1 (en) | 2002-06-18 | 2004-12-29 | Micron Technology Inc | Semiconductor devices and semiconductor device components with peripherally located, castellated contacts, assembles and packages including such semiconductor devices or packages and associated methods |
US6737738B2 (en) * | 2002-07-16 | 2004-05-18 | Kingston Technology Corporation | Multi-level package for a memory module |
US20040012078A1 (en) | 2002-07-22 | 2004-01-22 | Hortaleza Edgardo R. | Folded tape area array package with one metal layer |
JP3838571B2 (en) * | 2003-08-14 | 2006-10-25 | 松下電器産業株式会社 | Method for manufacturing solid-state imaging device |
US7052355B2 (en) * | 2003-10-30 | 2006-05-30 | General Electric Company | Organic electro-optic device and method for making the same |
US20050184372A1 (en) * | 2004-02-20 | 2005-08-25 | Matsushita Electric Industrial Co., Ltd. | Three-dimensional mounting structure and method for producing the same |
JP3910598B2 (en) * | 2004-03-04 | 2007-04-25 | 松下電器産業株式会社 | Resin-sealed semiconductor device and manufacturing method thereof |
SG115811A1 (en) * | 2004-03-31 | 2005-10-28 | Nitto Denko Corp | Epoxy resin composition for semiconductor encapsulation and semiconductor device using the same |
JP2005317861A (en) * | 2004-04-30 | 2005-11-10 | Toshiba Corp | Semiconductor device and method of manufacturing the same |
KR101297645B1 (en) * | 2005-06-30 | 2013-08-20 | 페어차일드 세미컨덕터 코포레이션 | Semiconductor die package and method for making the same |
US7282395B2 (en) * | 2005-12-07 | 2007-10-16 | Freescale Semiconductor, Inc. | Method of making exposed pad ball grid array package |
-
2007
- 2007-03-31 US US11/731,154 patent/US7990727B1/en active Active
-
2011
- 2011-07-18 US US13/184,977 patent/US20110271523A1/en not_active Abandoned
Patent Citations (21)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20010007372A1 (en) * | 1996-03-07 | 2001-07-12 | Salman Akram | Micromachined chip scale package |
US6759272B2 (en) * | 1996-11-21 | 2004-07-06 | Renesas Technology Corp. | Semiconductor device and manufacturing method thereof |
US6137164A (en) * | 1998-03-16 | 2000-10-24 | Texas Instruments Incorporated | Thin stacked integrated circuit device |
US7405471B2 (en) * | 2000-10-16 | 2008-07-29 | Legacy Electronics, Inc. | Carrier-based electronic module |
US20040238857A1 (en) * | 2001-08-28 | 2004-12-02 | Tessera, Inc. | High frequency chip packages with connecting elements |
US6774478B2 (en) * | 2002-01-04 | 2004-08-10 | Kabushiki Kaisha Toshiba | Stacked semiconductor package |
US7129584B2 (en) * | 2002-01-09 | 2006-10-31 | Micron Technology, Inc. | Elimination of RDL using tape base flip chip on flex for die stacking |
US6967411B2 (en) * | 2002-02-07 | 2005-11-22 | Irvine Sensors Corporation | Stackable layers containing ball grid array packages |
US20060055039A1 (en) * | 2002-02-07 | 2006-03-16 | Floyd Eide | Stackable layer containing ball grid array package |
US6806559B2 (en) * | 2002-04-22 | 2004-10-19 | Irvine Sensors Corporation | Method and apparatus for connecting vertically stacked integrated circuit chips |
US20040035840A1 (en) * | 2002-08-23 | 2004-02-26 | Michel Koopmans | Component installation, removal, and replacement apparatus and method |
US6798057B2 (en) * | 2002-11-05 | 2004-09-28 | Micron Technology, Inc. | Thin stacked ball-grid array package |
US20040113264A1 (en) * | 2002-12-11 | 2004-06-17 | Gershon Akerling | High performance vias for vertical IC packaging |
US20040157410A1 (en) * | 2003-01-16 | 2004-08-12 | Seiko Epson Corporation | Semiconductor device, semiconductor module, electronic equipment, method for manufacturing semiconductor device, and method for manufacturing semiconductor module |
US20040178508A1 (en) * | 2003-03-11 | 2004-09-16 | Fujitsu Limited | Stacked semiconductor device |
US20050067680A1 (en) * | 2003-09-30 | 2005-03-31 | Boon Suan Jeung | Castellated chip-scale packages and methods for fabricating the same |
US20060006521A1 (en) * | 2003-09-30 | 2006-01-12 | Boon Suan J | Semiconductor device assemblies and packages with edge contacts and sacrificial substrates and other intermediate structures used or formed in fabricating the assemblies or packages |
US20050184381A1 (en) * | 2004-02-20 | 2005-08-25 | Toshiyuki Asahi | Connection member and mount assembly and production method of the same |
US20060055017A1 (en) * | 2004-09-10 | 2006-03-16 | Jeong-Hyeon Cho | Stacked board-on-chip package having mirroring structure and dual inline memory module on which the stacked board-on-chip package are mounted |
US20060157843A1 (en) * | 2005-01-17 | 2006-07-20 | Sung-Wook Hwang | Stacked semiconductor package having interposing print circuit board |
US20060170090A1 (en) * | 2005-01-31 | 2006-08-03 | Spansion Llc | Stacked type semiconductor device and method of fabricating stacked type semiconductor device |
Cited By (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US10700028B2 (en) | 2018-02-09 | 2020-06-30 | Sandisk Technologies Llc | Vertical chip interposer and method of making a chip assembly containing the vertical chip interposer |
US10879260B2 (en) | 2019-02-28 | 2020-12-29 | Sandisk Technologies Llc | Bonded assembly of a support die and plural memory dies containing laterally shifted vertical interconnections and methods for making the same |
US20210185831A1 (en) * | 2019-08-05 | 2021-06-17 | Apple Inc. | Selective Soldering with Photonic Soldering Technology |
Also Published As
Publication number | Publication date |
---|---|
US7990727B1 (en) | 2011-08-02 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8299594B2 (en) | Stacked ball grid array package module utilizing one or more interposer layers | |
KR101479461B1 (en) | Stack package and method of manufacturing the same | |
US7989706B2 (en) | Circuit board with embedded component and method of manufacturing same | |
US7279771B2 (en) | Wiring board mounting a capacitor | |
KR100535181B1 (en) | Semiconductor chip package having decoupling capacitor and manufacturing method thereof | |
US7358591B2 (en) | Capacitor device and semiconductor device having the same, and capacitor device manufacturing method | |
US20110271523A1 (en) | Ball grid array stack | |
JP2003197809A (en) | Package for semiconductor device, the manufacturing method and semiconductor device | |
USRE43536E1 (en) | Stackable layer containing ball grid array package | |
EP1280203A2 (en) | 3D-Semiconductor Package | |
US20180166373A1 (en) | Method of making wiring board with interposer and electronic component incorporated with base board | |
US20060097370A1 (en) | Stepped integrated circuit packaging and mounting | |
JP2009252893A (en) | Semiconductor device | |
KR20080027586A (en) | Semiconductor die module and package and fabricating method of semicondctor package | |
US9728507B2 (en) | Cap chip and reroute layer for stacked microelectronic module | |
US7884465B2 (en) | Semiconductor package with passive elements embedded within a semiconductor chip | |
US6967411B2 (en) | Stackable layers containing ball grid array packages | |
US7982300B2 (en) | Stackable layer containing ball grid array package | |
US7772045B1 (en) | Wire bond method for angularly disposed conductive pads and a device made from the method | |
US20050073050A1 (en) | BGA package and printed circuit board for supporting the package | |
KR20180115696A (en) | Method of miniaturized chip on chip interconnection of 3D electronic module | |
US20020190367A1 (en) | Slice interconnect structure | |
US20110096511A1 (en) | Ultra-low profile multi-chip module | |
US20060126307A1 (en) | Cornerbond assembly comprising three-dimensional electronic modules | |
EP1652233A1 (en) | Stackable layers containing ball grid array packages |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: APROLASE DEVELOPMENT CO., LLC, DELAWARE Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:IRVINE SENSORS CORPORATION;REEL/FRAME:026665/0608 Effective date: 20090316 |
|
STCB | Information on status: application discontinuation |
Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION |