US20090322961A1 - System for digital television broadcasting using modified 2/3 trellis coding - Google Patents

System for digital television broadcasting using modified 2/3 trellis coding Download PDF

Info

Publication number
US20090322961A1
US20090322961A1 US12/456,608 US45660809A US2009322961A1 US 20090322961 A1 US20090322961 A1 US 20090322961A1 US 45660809 A US45660809 A US 45660809A US 2009322961 A1 US2009322961 A1 US 2009322961A1
Authority
US
United States
Prior art keywords
soft
bit
symbol
interleaved
decisions
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US12/456,608
Inventor
Allen LeRoy Limberg
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Individual
Original Assignee
Individual
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Individual filed Critical Individual
Priority to US12/456,608 priority Critical patent/US20090322961A1/en
Publication of US20090322961A1 publication Critical patent/US20090322961A1/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/25Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM]
    • H03M13/256Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM] with trellis coding, e.g. with convolutional codes and TCM
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/25Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM]
    • H03M13/258Error detection or forward error correction by signal space coding, i.e. adding redundancy in the signal constellation, e.g. Trellis Coded Modulation [TCM] with turbo codes, e.g. Turbo Trellis Coded Modulation [TTCM]
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/29Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes combining two or more codes or code structures, e.g. product codes, generalised product codes, concatenated codes, inner and outer codes
    • H03M13/2957Turbo codes and decoding
    • H03M13/296Particular turbo code structure
    • H03M13/2972Serial concatenation using convolutional component codes
    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03MCODING; DECODING; CODE CONVERSION IN GENERAL
    • H03M13/00Coding, decoding or code conversion, for error detection or error correction; Coding theory basic assumptions; Coding bounds; Error probability evaluation methods; Channel models; Simulation or testing of codes
    • H03M13/65Purpose and implementation aspects
    • H03M13/6522Intended application, e.g. transmission or communication standard
    • H03M13/6538ATSC VBS systems
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/41Structure of client; Structure of client peripherals
    • H04N21/426Internal components of the client ; Characteristics thereof
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04NPICTORIAL COMMUNICATION, e.g. TELEVISION
    • H04N21/00Selective content distribution, e.g. interactive television or video on demand [VOD]
    • H04N21/40Client devices specifically adapted for the reception of or interaction with content, e.g. set-top-box [STB]; Operations thereof
    • H04N21/43Processing of content or additional data, e.g. demultiplexing additional data from a digital video stream; Elementary client operations, e.g. monitoring of home network or synchronising decoder's clock; Client middleware
    • H04N21/438Interfacing the downstream path of the transmission network originating from a server, e.g. retrieving MPEG packets from an IP network
    • H04N21/4382Demodulation or channel decoding, e.g. QPSK demodulation

Definitions

  • the invention relates to over-the-air broadcasting of digital television (DTV) signals and more particularly to receivers for such broadcast DTV signals.
  • DTV digital television
  • A/53 The Advanced Television Systems Committee (ATSC) published a Digital Television Standard in 1995 as Document A/53, hereinafter referred to simply as “A/53” for sake of brevity Digital television.
  • A/53 specifies the eight-level-modulation vestigial-sideband amplitude-modulation signals known as “8VSB” signals that are used for over-the-air DTV broadcasting in the United States of America.
  • 8VSB eight-level-modulation vestigial-sideband amplitude-modulation signals
  • A/153 is directed to transmitting ancillary signals in time division multiplex with 8VSB DTV signals, which ancillary signals are designed for reception by mobile receivers and by hand-held receivers.
  • the ancillary data employ internet protocol (IP) transport streams.
  • IP internet protocol
  • the ancillary data are randomized and subjected to transverse Reed-Solomon (TRS) forward-error-correction (FEC) coding before serially concatenated convolutional coding (SCCC).
  • TRS transverse Reed-Solomon
  • FEC forward-error-correction
  • SCCC serially concatenated convolutional coding
  • the SCCC incorporates the 12-phase 2 ⁇ 3 trellis coding of 8VSB as inner convolutional coding following single-phase outer convolutional coding and intermediate symbol-interleaving procedures.
  • the symbol-interleaved outer convolutional coding is time-division multiplexed into 8VSB DTV signal so as not to be subject to the convolutional byte interleaving prescribed by Section 4.2.5 of Annex D of A/53 and applied to the main DTV signal.
  • the 8-level symbol mapping specified in A/53 and in A/153 maps each group of Z 2 , Z 1 and Z 0 bits into a respective eight-level VSB symbol in accordance with simple binary coding. This results in the Z 2 and Z 2 bits of original data both changing value between the 011 and 100 levels. This makes a double-bit error likely when noise causes an adjacent-bin error during data slicing in this region of the symbol map.
  • Only Reed-Solomon coding with 8-bit bytes is concatenated after the 2 ⁇ 3 trellis coding in ordinary 8VSB transmissions as specified by A/53, so the double-bit errors being within single bytes affect overall coding being found correct no more than single-bit errors within single bytes.
  • further convolutional coding is introduced before the 2 ⁇ 3 trellis coding at the transmitter, the double-bit errors are more disruptive than single-bit errors when decoding that further convolutional coding in the receiver.
  • each 2-bit symbol composed of a Z-sub-2 bit and a Z-sub-1 bit could be anti-Gray coded before 2 ⁇ 3 trellis coding in the DTV transmitter.
  • each 2-bit symbol could be Gray coded to counter the effects of the anti-Gray coding.
  • the symbol mapping into modulation levels is converted to Gray coding insofar as the two more significant bits of the 3-bit symbols are concerned. This procedure extends the effects of the 2 ⁇ 3 trellis decoding from just the Z-sub-1 bits to the Z-sub-2 bits as well, in a unique way quite different from the prior art.
  • U.S. Pat. No. 5,825,832 issued 20 Oct. 1998 to V. Benedetto and titled “Method and device for the reception of signals affected by inter-symbol interface” describes decoding procedures for serially concatenated convolutional coding (SCCC) that use cascaded Viterbi decoders, but do not employ a turbo decoding loop.
  • SCCC serially concatenated convolutional coding
  • a first Viterbi decoder supplies hard decisions as to the transmitted symbols accompanied by a reliability parameter.
  • This soft-decision output from the first Viterbi decoder which is essentially intended to take into account the memory effects of the channel by counteracting the effects of inter-symbol interference, is fed after de-interleaving to a second Viterbi decoder which carries out the actual decision.
  • This decoding operation corresponds to the open-loop operation of a turbo decoding loop for SCCC.
  • using single-dimension symbol mapping defined according to consecutive binary numbers will aid the first Viterbi decoder in its task of counteracting the effects of inter-symbol interference, since there are more transition points in the coded bits than there are using single-dimension symbol mapping defined according to Gray coding.
  • the 2 ⁇ 3 trellis coding provides information for resolving adjacent-bin errors.
  • a DTV receiver will be able to decode the 2 ⁇ 3 trellis coding and correct adjacent-bin errors in the coded symbols, whether the errors be double-bit or single-bit in nature.
  • the information for resolving adjacent-bin errors in subsequent symbols is corrupted and is apt to generate recurring error for some time. The code pattern will probably eventually be such that the error would self correct. Similar effects occur for the convolutional outer coding.
  • the results of data-slicing 8VSB symbols are used to start the 2 ⁇ 3 trellis decoding procedure over.
  • Gray coding the hard-decision portions of the results of data-slicing 8VSB symbols, as expressed in the soft decisions from the decoder for the inner convolutional coding, benefits the decoder for the outer convolutional coding. This is because the probability of error in the least significant bit of the symbol extracted from data slicing is reduced by at least one third.
  • 11/978,462 recode soft decisions from the 2 ⁇ 3 trellis decoder to generate interleaved outer coding for subsequent de-interleaving and decoding.
  • This recoding is described as being performed by read-only memory (ROM) addressed by two-bit symbols.
  • ROM read-only memory
  • the inventor subsequently found that this recoding is better performed by ROM addressed by each successive complete soft decision supplied by the 2 ⁇ 3 trellis decoder.
  • the DTV receiver designs described in application Ser. No. 11/978,462 recode soft decisions from the outer SISO decoder for subsequent derivation of extrinsic information fed back to the 2 ⁇ 3 trellis decoder to implement turbo decoding.
  • This recoding is described as also being performed by read-only memory addressed by two-bit symbols.
  • the inventor subsequently found that this recoding also is better performed by ROM addressed by each successive complete soft decision supplied by the outer SISO decoder. That is, the ROMs used for recoding need to be addressed by the several bits descriptive of the two soft bits in each soft decision they are to recode.
  • ROMs used for recoding become quite large when addressed by the several bits descriptive of the two soft bits in each soft decision they are to recode. E.g., addressing can be sixteen bits wide.
  • simple logic circuitry could be used for recoding symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation—i.e., for Gray-code modulation—or vice versa. Recoders using such simple logic circuitry are used in receivers that embody the invention in its preferred forms.
  • Serially concatenated convolutional code (SCCC) signals are used to transmit ancillary data within DTV signals using SCCC that incorporates the 2 ⁇ 3 trellis coding used for all DTV signals as inner convolutional coding for the SCCC.
  • the SCCC'd ancillary data are transmitted so as to be free of convolutional byte interleaving prescribed by Section 4.2.5 of Annex D of A/53.
  • the outer convolutional coding of the SCCC is subjected to anti-Gray coding, either before or after its interleaving, but before its inner convolutional coding.
  • the invention is directed towards receivers for ancillary data as so transmitted.
  • portions of the trellis decoded DTV signal containing soft decisions as to the symbol-interleaved convolutionally coded ancillary data are recoded for a Gray-code mapping of symbols to modulation levels, either before or after symbol de-interleaving, but before decoding the outer convolutional coding to recover ancillary data.
  • soft decisions concerning extrinsic information fed back to the 2 ⁇ 3 trellis decoder to close a turbo decoding loop are derived from soft decisions as to the ancillary data.
  • Such derivation, as performed in accordance with aspects of the invention, includes recoding that cases soft decisions concerning extrinsic information to conform to a binary-code mapping of symbols to modulation levels.
  • Each of the recoding procedures can be performed using read-only memory, but preferably is performed using simple logic circuitry. In some receiver designs that embody the invention the recoding is performed using read-only memory, but in receivers that embody the invention in preferred forms the recoding is performed using simple logic circuitry.
  • FIG. 1 is a schematic diagram of transmitter apparatus for broadcast digital television (DTV) signals using serially concatenated convolutional coding (SCCC) of M/H type, which transmitter apparatus is modified in accordance with an aspect of the invention for anti-Gray coding the interleaved outer convolutional coding portion of the SCCC.
  • SCCC serially concatenated convolutional coding
  • FIGS. 2 through 9 are tables of different forms of re-coding that are used in respective embodiments of the DTV transmitter apparatuses of FIGS. 1 and 10 .
  • FIG. 10 is a general schematic diagram of transmitter apparatus for broadcast DTV signals using SCCC, which transmitter apparatus embodies aspects of the invention and anti-Gray codes signaling coding as well as the interleaved outer convolutional coding portion of the SCCC.
  • FIG. 11 is a general schematic diagram of receiver apparatus for broadcast DTV signals using SCCC in which the interleaved outer convolutional coding is anti-Gray coded, as transmitted by the FIG. 1 DTV transmitter apparatus.
  • FIG. 12 is a general schematic diagram of receiver apparatus for broadcast DTV signals using SCCC in which the interleaved outer convolutional coding is anti-Gray coded, as transmitted by the FIG. 10 DTV transmitter apparatus.
  • FIGS. 13 , 14 , 15 and 16 are schematic diagrams showing various modifications that can be made either to the FIG. 11 DTV receiver apparatus or to the FIG. 12 DTV receiver apparatus, which modifications concern the way in which extrinsic information is derived for feeding back to the trellis code decoder.
  • FIG. 17 is a schematic diagrams showing a modification that can be made either to the FIG. 11 DTV receiver apparatus or to the FIG. 12 DTV receiver apparatus, which modification concerns the order in which de-interleaving and Gray coding are done following the trellis code decoder.
  • FIGS. 18 , 19 , 20 and 21 are schematic diagrams showing various modifications that can be made either to the FIG. 17 DTV receiver apparatus, which modifications concern the way in which extrinsic information is derived for feeding back to the trellis code decoder.
  • FIG. 22 is a schematic diagram of a modified block processor that replaces the block processor in modified FIG. 1 transmitter apparatus and in modified FIG. 4 transmitter apparatus.
  • FIG. 23 is a schematic diagram of a modification that can be made to any of the receiver apparatuses of FIGS. 11 through 21 fitting it to receive M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 24 is a schematic diagram of receiver apparatus modified from those shown in FIGS. 11 and 12 , which FIG. 24 receiver apparatus is suited for receiving M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 25 is a schematic diagram of modified FIG. 14 receiver apparatus suited for receiving M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 26 is a schematic diagram of modified FIG. 17 receiver apparatus suited for receiving M/H service signals from the modified transmitter apparatus of FIG. 1 or 4 .
  • FIGS. 27A and 27B are tables showing illustrative contents of read-only memory used for recoding symbols from binary-code mapping to Grey-code mapping, or vice versa.
  • FIG. 28 is a schematic diagram of logic circuitry capable of recoding symbols from binary-code mapping to Grey-code mapping, or vice versa.
  • A/153 provides broadcasting services for mobile/hand-held (M/H) receivers using a portion of the 19.39 Mbps ATSC 8-VSB transmission, while the remainder is still available for high-definition or multiple standard-definition television services.
  • the system is a dual-stream system: the ATSC service multiplex for existing digital television services and an M/H service multiplex for one or more mobile and hand-held services.
  • FIG. 1 shows transmitter apparatus for broadcast DTV signals using SCCC of the type prescribed by A/153.
  • the transmitter apparatus receives two sets of input streams: one consists of the MPEG transport stream (TS) packets of the main service data and the other consists of the M/H service data.
  • the M/H service data are encapsulated in special MPEG transport packets called M/H-encapsulating TS packets or MHE packets for short. This is done to avoid disruption of the reception of the main service data for legacy 8-VSB receivers.
  • M/H service data can be carried in MPEG transport streams, such as MPEG-2 video/audio or MPEG-4 video/audio, or can be carried by internet-protocol (IP) packets.
  • IP internet-protocol
  • a primary function of the FIG. 1 transmitter apparatus is to combine these two types of streams into one stream of MPEG TS packets and to process the combined streams for transmission as an ATSC trellis-coded 8-VSB signal.
  • the M/H Frame controller apparatus 1 controls these procedures.
  • the main-service multiplex stream of data is supplied to packet timing and PCR adjustment circuitry 2 before the packets of that stream are routed to a packet multiplexer 3 to be time-division multiplexed with packets encapsulating M/H service data. Because of their time-division multiplexing with the packets encapsulating M/H data, changes have to be made to the time of emission of the main-service stream packets compared to the timing that would occur with no M/H stream present.
  • the packet timing and PCR adjustment circuitry 2 makes these timing changes responsive to control signals supplied thereto from the M/H Frame controller apparatus 1 .
  • the packet multiplexer 3 time-division multiplexes the main-service stream packets with packets encapsulating M/H service data, as directed by control signals from the M/H Frame controller apparatus 1 .
  • the operations of the M/H transmission system on the M/H data are divided into two stages: the M/H pre-processor 4 and the M/H post-processor 5 .
  • the function of the pre-processor 4 is to rearrange the M/H service data into an M/H data structure, to enhance the robustness of the M/H service data by additional FEC processes, to insert training sequences, and subsequently to encapsulate the processed enhanced data into MPEG null TS packets.
  • the operations performed by the pre-processor 4 include M/H Frame encoding, block processing, group formatting, packet formatting and M/H signaling encoding.
  • the M/H Frame controller apparatus 1 provides the necessary transmission parameters to the pre-processor 4 and controls the multiplexing of the main-service data packets and the M/H-service data packets by the packet multiplexer 3 to organize the M/H Frame.
  • the function of the post-processor 5 is to process the main service data by normal 8-VSB encoding and to manipulate the pre-processed M/H service data in the combined stream to ensure backward compatibility with ATSC 8-VSB.
  • Main service data in the combined stream are processed exactly the same way as for normal 8-VSB transmission: randomizing, RS encoding, interleaving and trellis encoding.
  • the M/H service data in the combined stream are processed differently from the main service data, with the pre-processed MI/H service data bypassing data randomization.
  • the pre-processed M/H service data is subjected to non-systematic RS encoding.
  • Additional operations are done on the pre-processed M/H service data to initialize the trellis encoder memories at the beginning of each training sequence included in the pre-processed M/H service data.
  • the non-systematic RS encoding allows the insertion of the regularly spaced long training sequences without disturbing legacy receivers.
  • the M/H-service multiplex stream of data is supplied to the M/H pre-processor 4 for processing and subsequent encapsulation in the payload fields of MPEG transport packets with special headers identifying them as M/H-encapsulating packets.
  • These transport packets commonly referred to as “MHE packets”, are supplied to the packet multiplexer 3 after data encapsulation within their payload fields is completed.
  • the M/H-service multiplex stream of data is supplied to an M/H Frame encoder 6 which provides transverse Reed-Solomon (TRS) coding of data packets.
  • TRS transverse Reed-Solomon
  • the data packets are also subjected to periodic cyclic redundancy check (CRC) coding to locate byte errors for the TRS coding.
  • CRC periodic cyclic redundancy check
  • Each M/H Frame is composed of one or two frames of the TRS coding, and the data in each frame of the TRS-CRC coding are randomized independently from each other and from the data of the main-service multiplex.
  • the M/H Frame encoder 6 is connected for supplying packets of M/H-service data and packets of TRS parity bytes within consecutive blocks of the TRS-CRC two-dimensional coding to a block processor 7 , as input signal thereto.
  • the block processor 7 includes encoders for each type of single-phase outer convolutional coding used in the SCCC and respective subsequent interleavers for successive 2-bit symbols of each type of single-phase outer convolutional coding.
  • a read-only memory 8 is connected for receiving the interleaved outer convolutional coding from the block processor 7 as input addressing signal.
  • the ROM 8 responds to the interleaved outer convolutional coding from the block processor 7 with anti-Gray coding of consecutive, contiguous 2-bit symbols thereof.
  • This anti-Gray coding is done in accordance with one of the different forms of re-coding shown in the tables of FIGS. 2 through 9 .
  • the preferred form of re-coding is that shown in FIG. 2 .
  • the ROM 8 is connected to supply each successive block of anti-Gray-coded interleaved outer convolutional coding to a group formatter 9 .
  • the group formatter 9 includes an interleaved group format organizer that operates on the group format as it will appear after the ATSC data interleaver. It maps the FEC coded M/H service data from the block processor into the corresponding M/H blocks of a group; adds pre-determined training data bytes and data bytes to be used for initializing the trellis encoder memories; and inserts place-holder bytes for main-service data, MPEG-2 header and non-systematic RS parity.
  • the interleaved group format organizer also adds some dummy bytes to construct the intended group format.
  • the interleaved group format organizer assembles a group of 118 consecutive TS packets. Some of these TS packets are composed of the anti-Gray-coded interleaved outer convolutional coding read from the ROM 8 . Others of these TS packets are prescribed training signals stored in read-only memory within the group formatter 9 and inserted at prescribed intervals within the group. Still others of these TS packets are generated by a signaling encoder 10 .
  • the M/H transmission system has two kinds of signaling channels generated by the signaling encoder 10 .
  • One is the Transmission Parameter. Channel (TPC), and the other is the Fast Information Channel (FIC).
  • TPC Transmission Parameter. Channel
  • FIC Fast Information Channel
  • the TPC is for signaling the M/H transmission parameters such as various FEC modes and M/H Frame information.
  • the FIC is provided to enable the fast service acquisition of receivers and it contains cross layer information between the physical layer of receivers and their upper layer(s).
  • the interleaved group format organizer is followed in cascade connection by a byte de-interleaver within the group formatter 9 .
  • This byte de-interleaver complements the ATSC convolutional byte interleaver.
  • the group formatter 9 is connected for supplying the response of this de-interleaver as its output signal, which is applied as input signal to a packet formatter 11 .
  • the packet formatter 11 expunges the main service data place holders and the RS parity place holders that were inserted by the interleaved Group format organizer for proper operation of the byte de-interleaver in the group formatter 9 .
  • the packet formatter 11 replaces the 3-byte MPEG header place holder with an MPEG header having an MHE packet PID and inserts an MPEG TS sync byte before each 187-byte data packet as a prefix thereof.
  • the packet formatter 11 supplies 118 MHE TS packets per group to the packet multiplexer 3 , which time-division multiplexes these M/H-service TS packets with the main-service TS packets to construct M/H Frames.
  • the M/H Frame controller apparatus 1 controls the packet multiplexer 3 in the following way when the packet multiplexer schedules the 118 M/H-service TS packets from the packet formatter 11 . Thirty-seven MHE packets immediately precede a DFS segment in a 313-segment VSB field of data, and another eighty-one MHE packets immediately succeed that DFS segment.
  • the packet multiplexer 3 reproduces next-in-line main-service TS packets in place of MPEG null packets that contain place-holder bytes for main-service data in their payload fields.
  • the packet multiplexer 3 is connected to supply the TS packets it reproduces to the post-processor 5 as input signal thereto.
  • the packet multiplexer 3 is connected to apply the TS packets it reproduces to a conditional data randomizer 12 as the input signal thereto.
  • the conditional data randomizer 12 suppresses the sync bytes of the 188-byte TS packets and randomizes the remaining data in accordance with conventional 8VSB practice, but only on condition that it is not encapsulated M/H-service data.
  • the encapsulated M/H-service data bypass data randomization.
  • the other remaining data are randomized per A/53, Annex D, ⁇ 4.2.2.
  • An encoder 13 for systematic and non-systematic (207, 187) Reed-Solomon codes is connected to receive, as its input signal, the 187-byte packets that the conditional data randomizer 12 reproduces with conditional data randomization.
  • the R-S parity generator polynomial and the primitive field generator for the Reed-Solomon encoder 13 are the same as those that A/53, Annex D, FIG. 5 prescribes for (207, 187) Reed-Solomon coding.
  • the R-S encoder 13 receives a main service data packet, the R-S encoder 13 performs the systematic R-S coding process prescribed in A/53, Annex D, ⁇ 4.2.3, appending the twenty bytes of R-S parity data to the conclusion of the 187-byte packet.
  • the RS encoder 13 When the R-S encoder 13 receives an M/H service data packet, the RS encoder 13 performs a non-systematic RS encoding process. The twenty bytes of R-S parity data obtained from the non-systematic RS encoding process are inserted in a prescribed parity byte location within the M/H data packet.
  • a convolutional byte interleaver 14 is connected for receiving as its input signal the 207-byte R-S codewords that the R-S encoder 13 generates.
  • the byte interleaver 14 is generally of the type specified in A/53, Annex D, ⁇ 4.2.4.
  • the byte interleaver 14 is connected for supplying byte-interleaved 207-byte R-S codewords via a Reed-Solomon parity replacer 15 to a modified trellis encoder 16 .
  • the basic trellis encoding operation of the modified trellis encoder 16 is similar to that specified in A/53, Annex D, ⁇ 4.2.4.
  • the trellis encoder 16 converts the byte-unit data from the byte interleaver 14 to symbol units and performs a 12-phase trellis coding process per Section 6.4.1.4 Main Service Trellis Coding of A53-Part-2-2007.
  • initialization of the memories in the trellis encoder 16 is required. This initialization is very likely to cause the R-S parity data calculated by the R-S encoder 13 prior to the trellis initialization to be erroneous. The R-S parity data must be replaced to ensure backward compatibility with legacy DTV receivers.
  • the trellis encoder is connected for supplying the changed initialization byte to an encoder 17 for non-systematic (207, 187) Reed-Solomon codes, which encoder 17 re-calculates the RS parity of the affected M/H packets.
  • the encoder 17 is connected for supplying the re-calculated R-S parity bytes to the R-S parity replacer 15 , which substitutes the re-calculated R-S parity bytes for the original R-S parity bytes before they can be supplied to the modified trellis encoder 16 .
  • the R-S parity replacer 15 reproduces the output of the byte interleaver 14 as the data bytes for each packet in its output signal, but reproduces the output of the non-systematic R-S encoder 17 as the R-S parity for each packet in its output signal.
  • the R-S parity replacer 15 is connected to supply the resulting packets in its output signal to the modified trellis encoder 16 as the input signal thereto.
  • a synchronization multiplexer 18 is connected for receiving as the first of its two input signals the 2 ⁇ 3 trellis-coded data generated by the modified trellis encoder 16 .
  • the sync multiplexer 18 is connected for receiving its second input signal from a generator 19 of synchronization signals comprising the data segment sync (DSS) and the data field sync (DFS) signals.
  • DSS and DFS are time-division multiplexed with the 2 ⁇ 3 trellis-coded data per custom in the output signal from the sync multiplexer 18 , which is supplied to a pilot inserter 20 as input signal thereto.
  • the pilot inserter 20 introduces a direct component offset into the signal for the purpose of generating a pilot carrier wave during subsequent balanced modulation of a suppressed intermediate-frequency (IF) carrier wave.
  • the output signal from the pilot inserter 20 is a modulating signal, which may be passed through a pre-equalizer filter 21 before being supplied as input signal to an 8-VSB exciter 22 to modulate the suppressed IF carrier wave.
  • the 8-VSB exciter 22 is connected for supplying the suppressed IF carrier wave to a radio-frequency up-converter 23 to be converted upward in frequency to repose within the broadcast channel.
  • the upconverter 23 also amplifies the power of the radio-frequency (RF) signal that it applies to the broadcast antenna 24 .
  • RF radio-frequency
  • FIG. 10 shows transmitter apparatus for broadcast DTV signals using SCCC, which FIG. 10 transmitter apparatus differs from the FIG. 1 transmitter apparatus in that signaling coding is anti-Gray coded as well as the interleaved outer convolutional coding portion of the SCCC.
  • the M/H pre-processor 4 of the FIG. 1 transmitter apparatus is replaced by an M/H pre-processor 4 ′ in the FIG. 2 transmitter apparatus.
  • the interleaved outer convolutional coding from the block processor 7 is supplied directly to the group formatter 9 as input signal thereto.
  • the connection from the block processor 7 to the group formatter 9 omits the ROM 8 used in the M/H pre-processor 4 of the FIG. 1 transmitter apparatus.
  • the output signal from the group formatter 9 is supplied to a read-only memory 25 as input addressing signal thereto.
  • the ROM 25 responds to the output signal from the group formatter 9 with anti-Gray coding of consecutive, contiguous 2-bit symbols thereof.
  • This anti-Gray coding is done in accordance with one of the different forms of re-coding shown in the tables of FIGS. 2 through 9 .
  • the preferred form of re-coding is that shown in FIG. 2 .
  • FIG. 11 shows receiver apparatus for M/H signals transmitted by M/H transmitter apparatus of the sort shown in FIG. 1 .
  • the FIG. 11 receiver apparatus includes a vestigial-sideband amplitude-modulation (VSB AM) DTV receiver front-end 26 for selecting a radio-frequency DTV signal for reception, converting the selected RF DTV signal to an intermediate-frequency DTV signal, and for amplifying the IF DTV signal.
  • An analog-to-digital converter 27 is connected for digitizing the amplified IF DTV signal supplied from the DTV receiver front-end 26 .
  • a demodulator 28 is connected for demodulating the digitized VSB AM IF DTV signal to generate a digitized baseband DTV signal, which is supplied to digital filtering 29 for equalization of channel response and for rejection of co-channel interfering NTSC signal.
  • Sync extraction circuitry 30 is connected for receiving the digital filtering 29 response and extracting synchronization signals. Responsive to data-field-synchronization (DFS) signals, the sync extraction circuitry 30 detects the beginnings of data frames and fields. Responsive to data-segment-synchronization (DSS) signals, the sync extraction circuitry 30 detects the beginnings of data segments.
  • DFS data-field-synchronization
  • DSS data-segment-synchronization
  • the FIG. 11 DTV receiver apparatus uses the DSS and DFS signals for controlling its operations similarly to the way this is conventionally done in DTV receivers. FIG. 11 does not explicitly show the circuitry for effecting these operations.
  • a decoder 31 for detecting the type of ancillary transmission responds to 8-bit sequences contained in final portions of the reserved portions of DFS signals separated by the sync extraction circuitry 30 .
  • the decoder 31 is connected for indicating the type of ancillary transmission to turbo decoding control circuitry 32 that controls turbo decoding in the FIG. 11 DTV receiver apparatus.
  • the type of ancillary transmission that the decoder 31 detects conditions it to extract further information concerning the ancillary transmission from the initial portions of the reserved portions of DFS signals separated by the sync extraction circuitry 30 .
  • the decoder 31 is connected for supplying this further information to the turbo decoding control circuitry 32 .
  • This further information includes pointers to portions of the data field that contain signaling information describing ancillary transmission in greater detail.
  • FIG. 11 shows a 12-phase trellis decoder 33 connected for receiving the digital filtering 29 response.
  • the 12-phase trellis decoder 33 shown in FIG. 11 is apt to be a plurality of component 12-phase trellis decoders, each capable of decoding the digital filtering 29 response.
  • Such construction of the trellis decoder 33 facilitates turbo decoding of various types of SCCC being carried on independently of each other, each using separate temporary storage of data and a respective decoder for each type of outer convolutional coding.
  • Each component decoder within the 12-phase trellis decoder 33 is a respective soft-input/soft-output (SISO) inner decoder within a turbo decoding loop.
  • SISO soft-input/soft-output
  • FIG. 11 further shows the 12-phase trellis decoder 33 connected for supplying trellis-decoding results to a signaling decoder 34 .
  • these trellis-decoding results may be supplied by one of a plurality of component 12-phase trellis decoders in the trellis decoder 33 , and the signaling decoder 34 may be connected to feed back extrinsic information to that component trellis decoder to implement turbo decoding.
  • the component 12-phase trellis decoder will include memory for storing the digital filtering 29 response for updating by the extrinsic information.
  • the turbo decoding control circuitry 32 enables operation of the signaling decoder 34 during those portions of the data field that contain signaling information describing ancillary transmission in greater detail. To keep FIG. 11 from being too cluttered to be understood readily, FIG. 11 does not explicitly show most of the connections of the turbo decoding control circuitry 32 to the elements involved in decoding the SCCC.
  • FIG. 11 shows the 12-phase trellis decoder 33 further connected for supplying trellis-decoding results to a byte de-interleaver 35 .
  • these trellis-decoding results may be supplied by one of a plurality of component 12-phase trellis decoders in the trellis decoder 33 .
  • the byte de-interleaver 35 provides byte-by-byte de-interleaving of these results to generate input signal for a Reed-Solomon decoder 36 of the de-interleaved (207, 187) R-S FEC codewords supplied from the de-interleaver 35 .
  • the de-interleaved (207, 187) R-S FEC codewords are accompanied by soft-decision information
  • the R-S decoder 36 is of a sort that can use the soft-decision information to improve overall performance of the decoders 33 and 36 .
  • the R-S decoder 36 is connected for supplying packets of randomized hard-decision data to a data de-randomizer 37 , which exclusive-ORs the bits of the randomized hard-decision data with appropriate portions of the PRBS prescribed in A/53, Annex D, ⁇ 4.2.2 to generate a first transport stream.
  • This first transport stream is constituted in part of MPEG-2-compatible packets of de-randomized principal data.
  • the R-S decoder 36 corrects the hard-decision 187-byte randomized data packets that it supplies to the data de-randomizer 37 .
  • the output signal from the data de-randomizer 37 reproduces the main-service multiplex transport stream.
  • Receivers intended for just the reception of M/H service data will omit the byte de-interleaver 35 , the R-S decoder 36 and the data de-randomizer 37 .
  • FIG. 11 shows the 12-phase trellis decoder 33 further connected as a soft-input, soft-output (SISO) inner decoder in a turbo decoding loop that also includes a soft-input, soft-output (SISO) outer decoder 38 .
  • SISO soft-input, soft-output
  • another of a plurality of component 12-phase trellis decoders in the trellis decoder 33 is connected to function as the SISO inner decoder in this turbo decoding loop.
  • the outer SISO decoder 38 is connected to feed back extrinsic information to that component trellis decoder to implement turbo decoding.
  • the turbo decoding procedures often involve iterations of both decoding of the inner convolutional code of the SCCC by the SISO trellis decoder 33 and decoding of the outer convolutional code of the SCCC by the outer SISO decoder 38 .
  • the component 12-phase trellis decoder will include memory for storing the digital filtering 29 response for updating by the extrinsic information.
  • the decoding operations of the decoders 33 and 38 are staggered in time.
  • the decoders 33 and 38 may be of types that use the soft-output Viterbi algorithm (SOVA) for evaluating code trellises, but preferably are of types that use the logarithmic maximum a posteriori algorithm (log-MAP) for such evaluations.
  • both of the decoders 33 and 38 comprise memory for temporary storage of the soft-decisions that they respectively generate.
  • Input/output circuitry 39 is used for accessing selected portions of the memory in the trellis decoder 33 for temporary storage of soft-decisions related to the inner convolutional coding and to the symbol-interleaved outer convolutional coding of the SCCC.
  • This input/output circuitry 39 includes a memory address generator, the operation of which is controlled by the turbo code decoding control circuitry 32 . Responsive to control by the turbo code decoding control circuitry 32 , the input/output circuitry 39 reads soft-decisions related to the reproduced anti-Gray-coded interleaved outer convolutional coding of the SCCC to the cascade connection of a read-only memory 40 and a symbol de-interleaver 41 .
  • the input/output circuitry 39 also reads those soft-decisions another, later time to a comparator unit 42 as one of its input signals.
  • the cascade connection of the ROM 40 and the symbol de-interleaver 41 is collectively referred to as a data processor in the claims appended to this specification.
  • the ROM 40 is connected for recoding the soft decisions related to the reproduced symbol-interleaved and anti-Gray-coded outer convolutional coding of the SCCC such that they appear to have originated from the use of a symbol map for Gray-coded modulation rather than from a symbol map for binary-coded modulation.
  • the soft decisions consist of two soft bits, each soft bit expressed in logarithmic likelihood ratio (LLR) or similar format, this recoding procedure may be loosely referred to as a Gray coding procedure on the soft bits.
  • LLR logarithmic likelihood ratio
  • the de-interleaver 41 is complementary to an interleaver in the block processor 7 of the FIG. 1 or FIG.
  • the de-interleaver 41 is connected for de-interleaving the symbol-interleaved outer convolutional coding of the SCCC 2-soft-bit symbol by 2-soft-bit symbol and supplying the resulting de-interleaved outer convolutional coding to the outer SISO decoder 38 as “soft” input signal thereto.
  • the de-interleaver 41 is customarily constructed from random-access memory (RAM) written with write addressing different from its read addressing when subsequently read.
  • the outer SISO decoder 38 is connected for supplying soft decisions concerning its decoding results to an interleaver 43 that interleaves the soft decisions to generate input addressing for a read-only memory 44 .
  • the pattern of 2-soft-bit symbol by 2-soft-bit symbol interleaving by the interleaver 43 corresponds to the 2-bit symbol by 2-bit symbol interleaving by the interleaver in the block processor 7 of the FIG. 1 or FIG. 4 transmitter apparatus.
  • the ROM 44 responds to input addressing from the interleaver 43 to supply soft decisions that are recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation.
  • the comparator unit 42 for determining extrinsic information feedback is connected for receiving the interleaved soft decisions in the anti-Gray coding regime that the trellis decoder 33 and the ROM 44 respectively supply as their output signals.
  • the comparator unit 42 contains memory for temporarily storing the soft decisions supplied from the trellis coder 33 until soft decisions are subsequently supplied from the SISO decoder 38 via the interleaver 43 and the anti-Gray coding ROM 44 .
  • the comparator unit 42 compares the two sets of soft decisions for determining extrinsic information.
  • This extrinsic information is coded in accordance with the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. So, this extrinsic information is appropriate for closing the turbo decoding loop by being fed back via the I/O circuitry 39 to memory within the trellis decoder 33 for updating stored soft-input data.
  • the stored soft input data as so updated will be used by the trellis decoder 33 in any iteration of its decoding procedure.
  • This extrinsic information is also used to modify the soft decisions that the I/O circuitry 39 supplies to the data processor comprising the cascade connection of the ROM 40 and the symbol de-interleaver 41 .
  • FIG. 11 shows the SISO decoder 38 connected for supplying its soft decisions to hard-decision circuitry 45 , which generates hard decisions to the soft decisions supplied thereto.
  • the hard-decision circuitry 45 is connected to supply the resulting hard decisions as to the randomized data to an M/H frame decoder 46 as input signal thereto.
  • the M/H Frame decoder 46 includes decoders for RS Frames, which FIG. 11 does not explicitly show. Hard decisions related to each RS Frame are collected into bytes that are written into rows of byte storage locations in a respective byte-organized framestore memory.
  • Each row of bytes written into the framestore memory includes a checksum for cyclic-redundancy-check (CRC) coding, and each column of those bytes is a transversal Reed-Solomon codeword that is decoded using a byte-error-correcting algorithm that employs the CRC coding as an error-locating code.
  • the M/H Frame decoder 46 is connected for supplying its output signal to a bank 47 of data de-randomizers as their input signals, each decoder for an RS Frame having a respective data de-randomizer.
  • the turbo decoding control circuitry 32 is connected for supplying a control signal that selects the response of one of the bank 47 of data de-randomizers that is suitable for reproducing the M/H-service multiplex transport stream.
  • FIG. 12 shows receiver apparatus for M/H signals transmitted by M/H transmitter apparatus of the sort shown in FIG. 10 .
  • the principal difference from the FIG. 1 receiver apparatus is that the signaling decoder 34 is not connected to receive its input signal directly from the decoder 33 for 12-phase trellis codes. Instead, the signaling decoder 34 is connected to receive its input signal read from a read-only memory 48 addressed by output signal from the decoder 33 .
  • the ROM 48 is similar to the ROM 40 and, like ROM 40 , Gray codes the soft decisions related to the reproduced anti-Gray-coded (interleaved) outer convolutional coding of the SCCC.
  • FIG. 13 shows a modification that can be made to the receiver apparatuses of FIGS. 11 and 12 .
  • FIG. 13 shows the positions of the symbol interleaver 43 and the ROM 44 in their cascade connection having been interchanged, such that the ROM 44 precedes the interleaver 43 within the data processor linking the I/O circuitry 39 to the outer SISO decoder 38 .
  • FIG. 14 shows a different modification of the FIG. 11 and FIG. 12 receiver apparatuses that provides further receiver apparatuses embodying the invention.
  • the comparator unit 42 for determining de-interleaved extrinsic information and the ROM 44 for recoding interleaved soft decisions to the anti-Gray coding regime are replaced.
  • FIG. 14 shows a comparator unit 48 for determining Gray-coded extrinsic information, which comparator unit 48 is connected for comparing the response from the ROM 40 with the response from the symbol interleaver 43 for soft decisions from the SISO decoder 38 .
  • a read-only memory 49 is connected to receive the Gray-coded extrinsic information as its input addressing.
  • the ROM 49 responds to supply extrinsic information that is recoded to the anti-Gray coding regime.
  • ROM 49 is connected for supplying that extrinsic information to the I/O circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33 , which connection closes the turbo decoding loop for the FIG. 14 DTV receiver.
  • This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIGS. 15 and 16 show still other possible modifications of the FIG. 11 and FIG. 12 receiver apparatuses.
  • the comparator unit 42 for determining de-interleaved extrinsic information, the symbol interleaver 43 for interleaving soft decisions, and the ROM 44 for recoding interleaved soft decisions to the anti-Gray coding regime are replaced in both FIGS. 15 and 16 .
  • a comparator unit 50 for determining de-interleaved Gray-coded extrinsic information is connected for comparing the soft-decision output signal from the SISO decoder 38 with the “soft” input signal to the SISO decoder 38 .
  • a symbol interleaver 51 is connected for receiving two-soft-bit symbols of de-interleaved Gray-coded extrinsic information from the comparator unit 50 and re-interleaving them to supply input addressing to the read-only memory 49 .
  • the ROM 49 responds to supply extrinsic information that is recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation.
  • ROM 49 is connected for supplying that extrinsic information to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33 , which connection closes the turbo decoding loop for the FIG. 15 DTV receiver. This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • the ROM 49 is connected for receiving two-bit symbols of de-interleaved Gray-coded extrinsic information from the comparator unit 50 as input addressing.
  • the ROM 49 responds to supply de-interleaved extrinsic information that is recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation.
  • the symbol interleaver 51 is connected for receiving two-soft-bit symbols of the de-interleaved extrinsic information that has been recoded to the anti-Gray coding regime and for supplying re-interleaved extrinsic information to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33 , which connection closes the turbo decoding loop for the FIG. 16 DTV receiver.
  • This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIG. 17 shows another modification that can be made to the receiver apparatuses of FIGS. 11 and 12 , which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection.
  • FIG. 17 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40 .
  • FIG. 18 shows a modification that can be made to the FIG. 13 receiver apparatus, which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection.
  • FIG. 18 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40 .
  • FIG. 19 shows a different modification of the FIG. 17 receiver apparatus that provides further receiver apparatuses that embody the invention.
  • FIG. 19 shows the ROM 44 being connected for receiving its input addressing directly from the SISO decoder 38 as in FIGS. 17 and 18 .
  • the response from the ROM 44 recodes the de-interleaved soft decisions to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation.
  • the comparator unit 42 for determining de-interleaved extrinsic information and the interleaver 43 for soft decisions of FIGS. 17 and 18 are replaced in FIG.
  • a comparator unit 52 for determining de-interleaved extrinsic information and the symbol interleaver 51 for re-interleaving two-soft-bit symbols of the de-interleaved extrinsic information.
  • the ROM 44 is further connected for supplying the recoded de-interleaved soft decisions to the comparator unit 52 for determining de-interleaved extrinsic information, as one of two input signals thereto.
  • the response of the symbol de-interleaver 41 for soft decisions from the I/O circuitry 39 is applied to the comparator unit 52 as the other input signal thereto.
  • the comparator unit 52 is connected for supplying de-interleaved extrinsic information to the symbol interleaver 51 .
  • the symbol interleaver 51 interleaves the successive 2-soft-bit symbols of extrinsic information for application to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33 , which connection closes the turbo decoding loop for the FIG. 19 DTV receiver.
  • This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIG. 20 shows a modification that can be made to the FIG. 15 receiver apparatus, which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection.
  • FIG. 20 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40 .
  • FIG. 21 shows a modification that can be made to the FIG. 16 receiver apparatus which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection.
  • FIG. 21 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40 .
  • FIG. 22 shows a block processor 70 comprising elements 71 - 79 that may replace the block processor 7 in the FIG. 1 DTV transmitter apparatus or in the FIG. 4 transmitter apparatus.
  • the M/H frame encoder 6 is connected for supplying sub-frames of RS Frames in 8-bit byte format as input signal to a byte-to-serial-bit format converter 71 .
  • the format converter 71 is connected for supplying the M/H frame encoder 6 response as converted to serial-bit format to a bit de-interleaver 72 within the block processor 70 .
  • the bit de-interleaver 72 is a block de-interleaver that de-interleaves the bits of each successive block so as to complement the symbol interleaving that will follow outer convolutional coding.
  • the bit de-interleaver 72 is connected to supply the M/H frame encoder 6 response after bit-by-bit de-interleaving to encoders 73 , 74 and 75 as their respective input signals.
  • the encoders 73 , 74 and 75 shown in FIG. 22 generate one-half-rate outer convolutional coding, one-third-rate outer convolutional coding and one-quarter-rate outer convolutional coding, respectively.
  • FIG. 22 shows apparatus 76 for selectively enabling operation of the encoders 73 , 74 and 75 one at a time. If the encoders 73 , 74 and 75 have separate physical structures, the apparatus 76 for selectively enabling operation can by way of example be such as to supply operating power just to a selected one of the three encoders. In actual practice the encoders 73 , 74 and 75 will probably use elements in common. In such case the apparatus 76 will comprise selective connection circuitry for selecting the outer convolutional coding with desired rate.
  • FIG. 22 shows the encoders 73 , 74 and 75 connected for supplying serial two-bit symbols to an output bus 77 for subsequent application to a symbol interleaver 78 . In modified FIG.
  • the symbol interleaver 78 is connected for supplying the interleaved two-bit symbols to the anti-Gray coder ROM 8 .
  • the symbol interleaver 78 is connected for supplying the interleaved two-bit symbols to the M/H Group formatter 9 .
  • FIG. 23 is a schematic diagram of a modification that can be made to any of the receiver apparatuses of FIGS. 11 through 21 fitting it to receive M/H service signals transmitted by the modified FIG. 1 transmitter apparatus or the modified FIG. 4 transmitter apparatus.
  • the M/H Frame decoder 46 is not supplied the response of the hard-decision unit 45 directly. Instead, the response of the hard-decision unit 45 is applied as input signal to a bit interleaver 55 .
  • the bit interleaver 55 is connected to supply its response as input signal to the M/H Frame decoder 46 .
  • bit interleaver 55 In the bit interleaver 55 response the order of bits from the hard-decision unit 45 response are shuffled to compensate for the preliminary de-interleaving of bits by the bit de-interleaver 72 in the block processor 70 of modified FIG. 1 or FIG. 4 transmitter apparatus.
  • the need for the bit de-interleaver 55 following the hard-decision unit 45 can be avoided in modifications of certain of the receiver apparatuses thusfar described. Changing the point in the turbo-decoding loop from which input signal for the hard-decision unit 45 is taken accomplishes this.
  • FIG. 24 is a schematic diagram of receiver apparatus modified from those shown in FIGS. 11 and 12 , which FIG. 24 receiver apparatus is suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor.
  • the hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43 for soft decisions from the SISO decoder 38 . This avoids the need for the bit de-interleaver 55 following the hard-decision unit 45 in order to compensate for the preliminary de-interleaving of bits by the bit de-interleaver 72 in the block processor 70 of modified FIG. 1 or FIG. 4 transmitter apparatus.
  • FIG. 25 is a schematic diagram of modified FIG. 14 receiver apparatus suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor.
  • the hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43 , avoiding the need for the bit de-interleaver 55 following the hard-decision unit 45 .
  • FIG. 26 is a schematic diagram of modified FIG. 17 receiver apparatus suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor.
  • the hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43 , avoiding the need for the bit de-interleaver 55 following the hard-decision unit 45 .
  • the interleaver in the block processor of an M/H type of transmitter apparatus provides 2-bit symbol by 2-bit symbol interleaving prior to anti-Gray coding.
  • the de-interleaver 41 is connected after the ROM 40 for Gray coding soft decisions from the trellis decoder 33 . If only receiver apparatuses of the sort shown in FIGS. 17-22 , 25 and 26 are used, the de-interleaver 41 and the interleaver in the block processor of the transmitter apparatus could be alternatively designed to implement bit-by-bit interleaving, rather than symbol-by-symbol interleaving.
  • the de-interleaver 41 is connected before the ROM 40 for Gray coding soft decisions from the trellis decoder 33 . Therefore, the de-interleaver 41 must provide 2-bit symbol by 2-bit symbol de-interleaving to preserve the relationship of the two soft bits in each soft decision regarding a respective symbol. Preservation of this relationship is essential for correct input addressing of the ROM 40 .
  • the anti-Gray coding precedes 2-bit symbol by 2-bit symbol interleaving. If only receiver apparatuses of the sort shown in FIGS. 17-22 , 25 and 26 are used, the de-interleaver in the receiver and the interleaver in the block processor of this alternative-design transmitter apparatus could be modified to implement bit-by-bit interleaving. In the receiver apparatuses shown in FIGS. 17-22 , 25 and 26 modification of the interleaver in the block processor of this alternative-design transmitter apparatus would disrupt the relationship of the two soft bits in each soft decision used for addressing the ROM 40 , however.
  • the SCCC employs 2-bit symbol by 2-bit symbol interleaving
  • the order in which the interleaving and anti-Gray coding of the 2-bit symbols is performed in the transmitter is of no appreciable consequence.
  • Receiver apparatuses of the sort shown in FIGS. 17-22 , 25 and 26 in which the symbol de-interleaver 41 precedes the ROM 40 for recoding soft decisions have the advantage that symbol de-interleaving can use random-access memory that is already included within the inner SISO decoder 33 in most designs. Symbol de-interleaving can be implemented simply by applying appropriate read addressing to this memory.
  • the FIG. 17 and FIG. 26 receiver apparatuses have the further advantage that the symbol interleaver 43 can use random-access memory that is already included within the outer SISO decoder 38 in most designs. Symbol interleaving can be implemented simply by applying appropriate read addressing to this memory.
  • FIGS. 27A and 27B are tables illustrating the nature of the contents of read-only memory used for recoding symbols from binary-code mapping to Grey-code mapping, or vice versa.
  • the recoding is performed in accordance with recoding table 1 shown in FIG. 2 .
  • the recoder ROM used for this illustration has 6-bit-wide input addressing of sixty-four addressed storage locations, each storing a respective 6-bit-wide response.
  • Each 6-bit-wide input address is composed of two “soft” bits, each consisting of a respective set of three bits, the initial bit being a “hard” bit and the final two bits expressing the probability of the preceding “hard” bit being correct. The highest probability of a ZERO “hard” bit being correct is expressed by the final bits being 00.
  • a smaller probability of the ZERO “hard” bit being correct is expressed by the final bits being 01.
  • a still smaller probability of the ZERO “hard” bit being correct is expressed by the final bits being 10.
  • the smallest probability of the ZERO “hard” bit being correct is expressed by the final bits being 11.
  • the smallest probability of a ONE “hard” bit being correct is expressed by the final bits being 00.
  • a larger probability of the ONE “hard” bit being correct is expressed by the final bits being 01.
  • a still larger probability of the ONE “hard” bit being correct is expressed by the final bits being 10.
  • the highest probability of the ONE “hard” bit being correct is expressed by the final bits being 11.
  • Each 6-bit-wide response stored in the recoder ROM is composed of two “soft” bits, each consisting of a respective set of three bits, the initial bit being a “hard” bit and the final two bits expressing the probability of the preceding “hard” bit being correct.
  • the final two bits express the probability of the preceding “hard” bit being correct in each “soft” bit of the response of the recoder ROM in the same way as in each “soft” bit of the input address of the recoder ROM.
  • the inventor made the following observations from the recoder ROM contents tabulated in FIGS. 27A and 27B .
  • the initial one of the two soft bits of the response supplied from the recoder ROM is identical to the initial one of the two soft bits of the input address supplied to the recoder ROM. If the “hard” bit of the initial soft bit of the input address supplied to the recoder ROM is a ZERO, the final one of the two soft bits of the response from the recoder ROM is identical to the final one of the two soft bits of its input address. If the “hard” bit of the initial soft bit of the input address supplied to the recoder ROM is a ONE, however, the final soft bit of the response from the recoder ROM ones-complements the final soft bit of its input address.
  • logic circuitry might be used to replace the recoder ROM.
  • logic circuitry might usefully replace the more sizable recoder ROMs likely to be needed in actual practice, in which soft bits consisting of as many as eight or so simple bits were likely to be required.
  • FIG. 28 shows simple logic circuitry that can be used instead of ROM for recoding 2-soft-bit symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation—i.e., for Gray-code modulation—or vice versa.
  • Each of the soft bits in the 2-soft-bit symbols of both the binary and reflected-binary codes is presumed to consist of eight bits altogether, which presumption is consisted with what is expected to be used in actual practice.
  • the two “hard” bits in the 2-soft-bit symbols of the reflected-binary code are presumed to be those for the preferred type of recoding tabulated in FIG. 2 .
  • Positive-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 “hard” bit being a logic ONE
  • negative-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 bit “hard” being a logic ZERO
  • lesser amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ONE
  • greater amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ZERO.
  • the remaining bits of each soft bit express the probability of the preceding “hard” bit being correct using an expansion of the scheme described in connection with FIGS. 27A and 27B .
  • the initial one of the two soft bits in the symbol supplied to the recoder 60 shown in FIG. 28 is passed through the recoder 60 without change to provide the initial one of the two soft bits in a respective symbol of the recoder 60 response.
  • Each of the component eight simple bits in the final one of the two soft bits in the symbol supplied to the recoder 60 is supplied to a first of two input connections of a respective one of exclusive-OR gates 61 , 62 , 63 , 64 , 65 , 66 , 67 and 68 included within the recoder 60 .
  • the component bit of the initial one of the two soft bits in the symbol supplied to the recoder 60 that is variously referred to as its sign bit or “hard” bit is applied to the respective second input connections of the exclusive-OR gates 61 , 62 , 63 , 64 , 65 , 66 , 67 and 68 .
  • the final one of the two soft bits in each symbol of the recoder 60 response is supplied from via output connections from the exclusive-OR gates 61 , 62 , 63 , 64 , 65 , 66 , 67 and 68 .
  • alternative constructions of the receivers shown in FIGS. 11-21 and 24 - 26 are preferred, which alternative constructions replace the ROM 40 with a recoder constructed per FIG. 28 .
  • such alternative constructions of the receivers shown in FIGS. 11-13 , 17 , 18 , 24 and 26 also replace the ROM 44 with another recoder constructed per FIG. 28 .
  • such alternative constructions of the receivers shown in FIGS. 14 , 15 , 16 , 20 , 21 and 25 also replace the ROM 49 with another recoder constructed per FIG. 28 .
  • FIG. 28 shows a recoder 80 composed of simple logic circuitry, which is designed for recoding as tabulated in FIG. 3 .
  • Positive-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 “hard” bit being a logic ONE
  • negative-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 bit “hard” being a logic ZERO.
  • a recoder constructed similarly to the recoder 80 can be used instead of the ROM 40 for recoding 2-soft-bit symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation.
  • a recoder constructed similarly to the recoder 80 can be used for recoding 2-soft-bit symbols from a mapping for reflected-binary-code modulation to a mapping for binary-code modulation, rather than using the ROM 44 or the ROM 49 .
  • the initial one of the two soft bits in the symbol supplied to the recoder 80 shown in FIG. 29 is passed through the recoder 80 without change to provide the initial one of the two soft bits in a respective symbol of the recoder 80 response.
  • Each of the component eight simple bits in the final one of the two soft bits in the symbol supplied to the recoder 80 is supplied to a first of two input connections of a respective one of exclusive-NOR gates 81 , 82 , 83 , 84 , 85 , 86 , 87 and 88 included within the recoder 80 .
  • the component bit of the initial one of the two soft bits in the symbol supplied to the recoder 80 that is variously referred to as its sign bit or “hard” bit is applied to the respective second input connections of the exclusive-NOR gates 81 , 82 , 83 , 84 , 85 , 86 , 87 and 88 .
  • the final one of the two soft bits in each symbol of the recoder 80 response is supplied from via output connections from the exclusive-NOR gates 81 , 82 , 83 , 84 , 85 , 86 , 87 and 88 .
  • the recoder 60 can be used for recoding as tabulated in FIG. 4 .
  • the positions of the soft bits in each symbol are interchanged in the input signal before applying it to the recoder 60 for recoding per the FIG. 4 tabulation.
  • the recoder 80 can be used for recoding as tabulated in FIG. 5 .
  • the positions of the soft bits in each symbol are interchanged in the input signal before applying it to the recoder 80 for recoding per the FIG. 5 tabulation.
  • Digital logic circuitry can be devised for recoding as tabulated in each of FIGS. 6 , 7 , 8 and 9 , but will be more complex than the described digital logic circuitry for recoding as tabulated in each of FIGS. 2 , 3 , 4 and 5 .
  • any one of the receiver apparatuses described supra may be constructed using integrated circuitry comprising suitably programmed microcomputer circuitry that is the operating equivalent of the structures shown in that receiver apparatus. Accordingly, the claims which follow, although directed to structures employing special-purpose circuit elements in order to further definiteness in claiming, should be interpreted to include within their scope of protection those structures employing general-purpose circuit elements that are operating equivalents.
  • the word “said” rather than the word “the” is used to indicate the existence of an antecedent basis for a term having being provided earlier in the claims.
  • the word “the” is used for purposes other than to indicate the existence of an antecedent basis for a term having being provided earlier in the claims, the usage of the word “the” for other purposes being consistent with normal grammar in the American English language.

Abstract

Serially concatenated convolutional coding (SCCC) transmitting ancillary data within DTV signals incorporates the ⅔ trellis coding used for all DTV signals as its inner convolutional coding. The outer convolutional coding of the SCCC is subjected to _“anti-Gray”_ coding, either before or after its interleaving, but before its inner convolutional coding. In a receiver for ancillary data as so transmitted, simple logic circuitry recodes portions of the trellis decoded DTV signal containing soft decisions as to the symbol-interleaved convolutionally coded ancillary data to provide a Gray-code mapping of symbols to modulation levels. This recoding is done either before or after symbol de-interleaving, but before decoding the outer convolutional coding to recover ancillary data. Soft decisions concerning extrinsic information to be fed back to the ⅔ trellis decoder to close a turbo decoding loop are derived from soft decisions as to the ancillary data, and this derivation includes recoding for a binary-code mapping of symbols to modulation levels.

Description

  • This application is filed under 35 U.S.C. 111(a) claiming, pursuant to 35 U.S.C. 119(e)(1), benefit of the filing date of provisional U.S. patent application Ser. No. 61/133,294 filed pursuant to 35 U.S.C. 111(b) on Jun. 27, 2008.
  • The invention relates to over-the-air broadcasting of digital television (DTV) signals and more particularly to receivers for such broadcast DTV signals.
  • BACKGROUND OF THE INVENTION
  • The Advanced Television Systems Committee (ATSC) published a Digital Television Standard in 1995 as Document A/53, hereinafter referred to simply as “A/53” for sake of brevity Digital television. A/53 specifies the eight-level-modulation vestigial-sideband amplitude-modulation signals known as “8VSB” signals that are used for over-the-air DTV broadcasting in the United States of America. In late May 2009 ATSC completed the writing of a “Candidate Standard: ATSC Mobile DTV Standard”, referred to hereinafter simply as “A/153” for sake of brevity, which candidate standard is incorporated herein by reference.
  • A/153 is directed to transmitting ancillary signals in time division multiplex with 8VSB DTV signals, which ancillary signals are designed for reception by mobile receivers and by hand-held receivers. The ancillary data employ internet protocol (IP) transport streams. The ancillary data are randomized and subjected to transverse Reed-Solomon (TRS) forward-error-correction (FEC) coding before serially concatenated convolutional coding (SCCC). The SCCC incorporates the 12-phase ⅔ trellis coding of 8VSB as inner convolutional coding following single-phase outer convolutional coding and intermediate symbol-interleaving procedures. The symbol-interleaved outer convolutional coding is time-division multiplexed into 8VSB DTV signal so as not to be subject to the convolutional byte interleaving prescribed by Section 4.2.5 of Annex D of A/53 and applied to the main DTV signal.
  • The 8-level symbol mapping specified in A/53 and in A/153 maps each group of Z2, Z1 and Z0 bits into a respective eight-level VSB symbol in accordance with simple binary coding. This results in the Z2 and Z2 bits of original data both changing value between the 011 and 100 levels. This makes a double-bit error likely when noise causes an adjacent-bin error during data slicing in this region of the symbol map. Only Reed-Solomon coding with 8-bit bytes is concatenated after the ⅔ trellis coding in ordinary 8VSB transmissions as specified by A/53, so the double-bit errors being within single bytes affect overall coding being found correct no more than single-bit errors within single bytes. However, when further convolutional coding is introduced before the ⅔ trellis coding at the transmitter, the double-bit errors are more disruptive than single-bit errors when decoding that further convolutional coding in the receiver.
  • Digital transmission systems using multi-level symbols generated by Gray coding are known. An adjacent-bin error will cause only a single-bit error in an 8-level symbol using Gray code symbol mapping, rather than a double-bit or triple-bit error. However, symbol mapping using Gray code over all eight modulation levels is incompatible with the ⅔ trellis coding of ordinary 8VSB coding. The ⅔ trellis coding must be maintained so as not to disrupt the operations of receivers already in the field that were designed for receiving ordinary 8VSB signals broadcast per A/53. So, initially, the inventor was unable to discern how to utilize effectively the general idea of avoiding an adjacent-bin error during data slicing generating double-bit errors in a special type of turbo coding designed for digital television broadcasting.
  • After further consideration, the inventor was able to figure out how to avoid generating double-bit errors in symbols each composed of a Z-sub-2 bit and a Z-sub-1 bit, which errors arise from adjacent-bin errors during data slicing. Each 2-bit symbol composed of a Z-sub-2 bit and a Z-sub-1 bit could be anti-Gray coded before ⅔ trellis coding in the DTV transmitter. Then, subsequent to ⅔ trellis decoding in the DTV receiver, each 2-bit symbol could be Gray coded to counter the effects of the anti-Gray coding. The symbol mapping into modulation levels is converted to Gray coding insofar as the two more significant bits of the 3-bit symbols are concerned. This procedure extends the effects of the ⅔ trellis decoding from just the Z-sub-1 bits to the Z-sub-2 bits as well, in a unique way quite different from the prior art.
  • U.S. Pat. No. 5,825,832 issued 20 Oct. 1998 to V. Benedetto and titled “Method and device for the reception of signals affected by inter-symbol interface” describes decoding procedures for serially concatenated convolutional coding (SCCC) that use cascaded Viterbi decoders, but do not employ a turbo decoding loop. A first Viterbi decoder supplies hard decisions as to the transmitted symbols accompanied by a reliability parameter. This soft-decision output from the first Viterbi decoder, which is essentially intended to take into account the memory effects of the channel by counteracting the effects of inter-symbol interference, is fed after de-interleaving to a second Viterbi decoder which carries out the actual decision. This decoding operation corresponds to the open-loop operation of a turbo decoding loop for SCCC. Interestingly, using single-dimension symbol mapping defined according to consecutive binary numbers will aid the first Viterbi decoder in its task of counteracting the effects of inter-symbol interference, since there are more transition points in the coded bits than there are using single-dimension symbol mapping defined according to Gray coding. The conversion of the symbol mapping after the first Viterbi decoder, so the second Viterbi decoder is presented with single-dimension symbol mapping defined according to Gray coding will benefit the second Viterbi decoder making actual decisions. This is because there are fewer transition points in the coded bits to affect decisions than with single-dimension symbol mapping defined according to consecutive binary numbers. Accordingly, there is apt to be a reduction in the number of decoding iterations required when turbo decoding procedures are implemented. Possibly, there will be some reduction in the SNR required to achieve satisfactory reception.
  • No matter what type of symbol mapping is used, the ⅔ trellis coding provides information for resolving adjacent-bin errors. When the corruption of the 8VSB symbols by noise is not severe, a DTV receiver will be able to decode the ⅔ trellis coding and correct adjacent-bin errors in the coded symbols, whether the errors be double-bit or single-bit in nature. When a spike of noise energy or a drop-out in received signal obliterates a few 8VSB symbols or causes distant-bin errors in the coded symbols, the information for resolving adjacent-bin errors in subsequent symbols is corrupted and is apt to generate recurring error for some time. The code pattern will probably eventually be such that the error would self correct. Similar effects occur for the convolutional outer coding.
  • In some DTV receiver designs, in order to shorten the time to recover from a spike of noise energy or a drop-out in received signal, the results of data-slicing 8VSB symbols are used to start the ⅔ trellis decoding procedure over. Gray coding the hard-decision portions of the results of data-slicing 8VSB symbols, as expressed in the soft decisions from the decoder for the inner convolutional coding, benefits the decoder for the outer convolutional coding. This is because the probability of error in the least significant bit of the symbol extracted from data slicing is reduced by at least one third.
  • There has been considerable development work done in DTV receiver design that incorporates the Viterbi decoder for the ⅔ trellis coding of ordinary 8VSB coding into the adaptive channel equalization filtering used to counteract the effects of inter-symbol interference. Deferring single-dimension symbol mapping being defined according to Gray coding until after both adaptive channel equalization and the Viterbi decoding procedure used to implement the adaptive channel equalization preserves the benefits of that previous development work.
  • After the inventor's insight into how to avoid an adjacent-bin error during data slicing generating double-bit errors in symbols each composed of a Z-sub-2 bit and a Z-sub-1 bit, there remained further problems of designing DTV transmitter and DTV receiver configurations to exploit the insight. U.S. patent application Ser. No. 11/978,462 titled “System for digital television broadcasting using modified ⅔ trellis coding” and filed by A. L. R. Limberg on 29 Oct. 2007 was published 15 May 2008 with publication No. US-2008-0112502-A1. The DTV receiver designs described in application Ser. No. 11/978,462 recode soft decisions from the ⅔ trellis decoder to generate interleaved outer coding for subsequent de-interleaving and decoding. This recoding is described as being performed by read-only memory (ROM) addressed by two-bit symbols. The inventor subsequently found that this recoding is better performed by ROM addressed by each successive complete soft decision supplied by the ⅔ trellis decoder. The DTV receiver designs described in application Ser. No. 11/978,462 recode soft decisions from the outer SISO decoder for subsequent derivation of extrinsic information fed back to the ⅔ trellis decoder to implement turbo decoding. This recoding is described as also being performed by read-only memory addressed by two-bit symbols. The inventor subsequently found that this recoding also is better performed by ROM addressed by each successive complete soft decision supplied by the outer SISO decoder. That is, the ROMs used for recoding need to be addressed by the several bits descriptive of the two soft bits in each soft decision they are to recode.
  • The ROMs used for recoding become quite large when addressed by the several bits descriptive of the two soft bits in each soft decision they are to recode. E.g., addressing can be sixteen bits wide. However, the inventor subsequently discerned that simple logic circuitry could be used for recoding symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation—i.e., for Gray-code modulation—or vice versa. Recoders using such simple logic circuitry are used in receivers that embody the invention in its preferred forms.
  • SUMMARY OF THE INVENTION
  • Serially concatenated convolutional code (SCCC) signals are used to transmit ancillary data within DTV signals using SCCC that incorporates the ⅔ trellis coding used for all DTV signals as inner convolutional coding for the SCCC. The SCCC'd ancillary data are transmitted so as to be free of convolutional byte interleaving prescribed by Section 4.2.5 of Annex D of A/53. The outer convolutional coding of the SCCC is subjected to anti-Gray coding, either before or after its interleaving, but before its inner convolutional coding. The invention is directed towards receivers for ancillary data as so transmitted. In such a receiver portions of the trellis decoded DTV signal containing soft decisions as to the symbol-interleaved convolutionally coded ancillary data are recoded for a Gray-code mapping of symbols to modulation levels, either before or after symbol de-interleaving, but before decoding the outer convolutional coding to recover ancillary data.
  • In preferred receiver designs soft decisions concerning extrinsic information fed back to the ⅔ trellis decoder to close a turbo decoding loop are derived from soft decisions as to the ancillary data. Such derivation, as performed in accordance with aspects of the invention, includes recoding that cases soft decisions concerning extrinsic information to conform to a binary-code mapping of symbols to modulation levels.
  • Each of the recoding procedures can be performed using read-only memory, but preferably is performed using simple logic circuitry. In some receiver designs that embody the invention the recoding is performed using read-only memory, but in receivers that embody the invention in preferred forms the recoding is performed using simple logic circuitry.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic diagram of transmitter apparatus for broadcast digital television (DTV) signals using serially concatenated convolutional coding (SCCC) of M/H type, which transmitter apparatus is modified in accordance with an aspect of the invention for anti-Gray coding the interleaved outer convolutional coding portion of the SCCC.
  • FIGS. 2 through 9 are tables of different forms of re-coding that are used in respective embodiments of the DTV transmitter apparatuses of FIGS. 1 and 10.
  • FIG. 10 is a general schematic diagram of transmitter apparatus for broadcast DTV signals using SCCC, which transmitter apparatus embodies aspects of the invention and anti-Gray codes signaling coding as well as the interleaved outer convolutional coding portion of the SCCC.
  • FIG. 11 is a general schematic diagram of receiver apparatus for broadcast DTV signals using SCCC in which the interleaved outer convolutional coding is anti-Gray coded, as transmitted by the FIG. 1 DTV transmitter apparatus.
  • FIG. 12 is a general schematic diagram of receiver apparatus for broadcast DTV signals using SCCC in which the interleaved outer convolutional coding is anti-Gray coded, as transmitted by the FIG. 10 DTV transmitter apparatus.
  • FIGS. 13, 14, 15 and 16 are schematic diagrams showing various modifications that can be made either to the FIG. 11 DTV receiver apparatus or to the FIG. 12 DTV receiver apparatus, which modifications concern the way in which extrinsic information is derived for feeding back to the trellis code decoder.
  • FIG. 17 is a schematic diagrams showing a modification that can be made either to the FIG. 11 DTV receiver apparatus or to the FIG. 12 DTV receiver apparatus, which modification concerns the order in which de-interleaving and Gray coding are done following the trellis code decoder.
  • FIGS. 18, 19, 20 and 21 are schematic diagrams showing various modifications that can be made either to the FIG. 17 DTV receiver apparatus, which modifications concern the way in which extrinsic information is derived for feeding back to the trellis code decoder.
  • FIG. 22 is a schematic diagram of a modified block processor that replaces the block processor in modified FIG. 1 transmitter apparatus and in modified FIG. 4 transmitter apparatus.
  • FIG. 23 is a schematic diagram of a modification that can be made to any of the receiver apparatuses of FIGS. 11 through 21 fitting it to receive M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 24 is a schematic diagram of receiver apparatus modified from those shown in FIGS. 11 and 12, which FIG. 24 receiver apparatus is suited for receiving M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 25 is a schematic diagram of modified FIG. 14 receiver apparatus suited for receiving M/H service signals transmitted by the FIG. 1 or FIG. 4 transmitter apparatus as modified to use the FIG. 22 block processor.
  • FIG. 26 is a schematic diagram of modified FIG. 17 receiver apparatus suited for receiving M/H service signals from the modified transmitter apparatus of FIG. 1 or 4.
  • FIGS. 27A and 27B are tables showing illustrative contents of read-only memory used for recoding symbols from binary-code mapping to Grey-code mapping, or vice versa.
  • FIG. 28 is a schematic diagram of logic circuitry capable of recoding symbols from binary-code mapping to Grey-code mapping, or vice versa.
  • DETAILED DESCRIPTION
  • A/153 provides broadcasting services for mobile/hand-held (M/H) receivers using a portion of the 19.39 Mbps ATSC 8-VSB transmission, while the remainder is still available for high-definition or multiple standard-definition television services. The system is a dual-stream system: the ATSC service multiplex for existing digital television services and an M/H service multiplex for one or more mobile and hand-held services.
  • FIG. 1 shows transmitter apparatus for broadcast DTV signals using SCCC of the type prescribed by A/153. The transmitter apparatus receives two sets of input streams: one consists of the MPEG transport stream (TS) packets of the main service data and the other consists of the M/H service data. Before being emitted from the transmitter, the M/H service data are encapsulated in special MPEG transport packets called M/H-encapsulating TS packets or MHE packets for short. This is done to avoid disruption of the reception of the main service data for legacy 8-VSB receivers. M/H service data can be carried in MPEG transport streams, such as MPEG-2 video/audio or MPEG-4 video/audio, or can be carried by internet-protocol (IP) packets. The choice of service types can be made in preceding portions of the transmission system that are not described in detail in this specification. A primary function of the FIG. 1 transmitter apparatus is to combine these two types of streams into one stream of MPEG TS packets and to process the combined streams for transmission as an ATSC trellis-coded 8-VSB signal.
  • M/H Frame controller apparatus 1 controls these procedures. The main-service multiplex stream of data is supplied to packet timing and PCR adjustment circuitry 2 before the packets of that stream are routed to a packet multiplexer 3 to be time-division multiplexed with packets encapsulating M/H service data. Because of their time-division multiplexing with the packets encapsulating M/H data, changes have to be made to the time of emission of the main-service stream packets compared to the timing that would occur with no M/H stream present. The packet timing and PCR adjustment circuitry 2 makes these timing changes responsive to control signals supplied thereto from the M/H Frame controller apparatus 1. The packet multiplexer 3 time-division multiplexes the main-service stream packets with packets encapsulating M/H service data, as directed by control signals from the M/H Frame controller apparatus 1. The operations of the M/H transmission system on the M/H data are divided into two stages: the M/H pre-processor 4 and the M/H post-processor 5.
  • The function of the pre-processor 4 is to rearrange the M/H service data into an M/H data structure, to enhance the robustness of the M/H service data by additional FEC processes, to insert training sequences, and subsequently to encapsulate the processed enhanced data into MPEG null TS packets. The operations performed by the pre-processor 4 include M/H Frame encoding, block processing, group formatting, packet formatting and M/H signaling encoding. The M/H Frame controller apparatus 1 provides the necessary transmission parameters to the pre-processor 4 and controls the multiplexing of the main-service data packets and the M/H-service data packets by the packet multiplexer 3 to organize the M/H Frame.
  • The function of the post-processor 5 is to process the main service data by normal 8-VSB encoding and to manipulate the pre-processed M/H service data in the combined stream to ensure backward compatibility with ATSC 8-VSB. Main service data in the combined stream are processed exactly the same way as for normal 8-VSB transmission: randomizing, RS encoding, interleaving and trellis encoding. The M/H service data in the combined stream are processed differently from the main service data, with the pre-processed MI/H service data bypassing data randomization. The pre-processed M/H service data is subjected to non-systematic RS encoding. Additional operations are done on the pre-processed M/H service data to initialize the trellis encoder memories at the beginning of each training sequence included in the pre-processed M/H service data. The non-systematic RS encoding allows the insertion of the regularly spaced long training sequences without disturbing legacy receivers.
  • More specifically, the M/H-service multiplex stream of data is supplied to the M/H pre-processor 4 for processing and subsequent encapsulation in the payload fields of MPEG transport packets with special headers identifying them as M/H-encapsulating packets. These transport packets, commonly referred to as “MHE packets”, are supplied to the packet multiplexer 3 after data encapsulation within their payload fields is completed.
  • Still more specifically, the M/H-service multiplex stream of data is supplied to an M/H Frame encoder 6 which provides transverse Reed-Solomon (TRS) coding of data packets. The data packets are also subjected to periodic cyclic redundancy check (CRC) coding to locate byte errors for the TRS coding. Each M/H Frame is composed of one or two frames of the TRS coding, and the data in each frame of the TRS-CRC coding are randomized independently from each other and from the data of the main-service multiplex. The M/H Frame encoder 6 is connected for supplying packets of M/H-service data and packets of TRS parity bytes within consecutive blocks of the TRS-CRC two-dimensional coding to a block processor 7, as input signal thereto. The block processor 7 includes encoders for each type of single-phase outer convolutional coding used in the SCCC and respective subsequent interleavers for successive 2-bit symbols of each type of single-phase outer convolutional coding. A read-only memory 8 is connected for receiving the interleaved outer convolutional coding from the block processor 7 as input addressing signal.
  • In accordance with an aspect of the invention, the ROM 8 responds to the interleaved outer convolutional coding from the block processor 7 with anti-Gray coding of consecutive, contiguous 2-bit symbols thereof. This anti-Gray coding is done in accordance with one of the different forms of re-coding shown in the tables of FIGS. 2 through 9. The preferred form of re-coding is that shown in FIG. 2.
  • The ROM 8 is connected to supply each successive block of anti-Gray-coded interleaved outer convolutional coding to a group formatter 9. The group formatter 9 includes an interleaved group format organizer that operates on the group format as it will appear after the ATSC data interleaver. It maps the FEC coded M/H service data from the block processor into the corresponding M/H blocks of a group; adds pre-determined training data bytes and data bytes to be used for initializing the trellis encoder memories; and inserts place-holder bytes for main-service data, MPEG-2 header and non-systematic RS parity. The interleaved group format organizer also adds some dummy bytes to construct the intended group format. The interleaved group format organizer assembles a group of 118 consecutive TS packets. Some of these TS packets are composed of the anti-Gray-coded interleaved outer convolutional coding read from the ROM 8. Others of these TS packets are prescribed training signals stored in read-only memory within the group formatter 9 and inserted at prescribed intervals within the group. Still others of these TS packets are generated by a signaling encoder 10.
  • The M/H transmission system has two kinds of signaling channels generated by the signaling encoder 10. One is the Transmission Parameter. Channel (TPC), and the other is the Fast Information Channel (FIC). The TPC is for signaling the M/H transmission parameters such as various FEC modes and M/H Frame information. The FIC is provided to enable the fast service acquisition of receivers and it contains cross layer information between the physical layer of receivers and their upper layer(s).
  • The interleaved group format organizer is followed in cascade connection by a byte de-interleaver within the group formatter 9. This byte de-interleaver complements the ATSC convolutional byte interleaver. The group formatter 9 is connected for supplying the response of this de-interleaver as its output signal, which is applied as input signal to a packet formatter 11. Initially, the packet formatter 11 expunges the main service data place holders and the RS parity place holders that were inserted by the interleaved Group format organizer for proper operation of the byte de-interleaver in the group formatter 9. Subsequently, the packet formatter 11 replaces the 3-byte MPEG header place holder with an MPEG header having an MHE packet PID and inserts an MPEG TS sync byte before each 187-byte data packet as a prefix thereof. The packet formatter 11 supplies 118 MHE TS packets per group to the packet multiplexer 3, which time-division multiplexes these M/H-service TS packets with the main-service TS packets to construct M/H Frames.
  • The M/H Frame controller apparatus 1 controls the packet multiplexer 3 in the following way when the packet multiplexer schedules the 118 M/H-service TS packets from the packet formatter 11. Thirty-seven MHE packets immediately precede a DFS segment in a 313-segment VSB field of data, and another eighty-one MHE packets immediately succeed that DFS segment. The packet multiplexer 3 reproduces next-in-line main-service TS packets in place of MPEG null packets that contain place-holder bytes for main-service data in their payload fields. The packet multiplexer 3 is connected to supply the TS packets it reproduces to the post-processor 5 as input signal thereto.
  • More specifically, the packet multiplexer 3 is connected to apply the TS packets it reproduces to a conditional data randomizer 12 as the input signal thereto. The conditional data randomizer 12 suppresses the sync bytes of the 188-byte TS packets and randomizes the remaining data in accordance with conventional 8VSB practice, but only on condition that it is not encapsulated M/H-service data. The encapsulated M/H-service data bypass data randomization. The other remaining data are randomized per A/53, Annex D, § 4.2.2.
  • An encoder 13 for systematic and non-systematic (207, 187) Reed-Solomon codes is connected to receive, as its input signal, the 187-byte packets that the conditional data randomizer 12 reproduces with conditional data randomization. The R-S parity generator polynomial and the primitive field generator for the Reed-Solomon encoder 13 are the same as those that A/53, Annex D, FIG. 5 prescribes for (207, 187) Reed-Solomon coding. When the R-S encoder 13 receives a main service data packet, the R-S encoder 13 performs the systematic R-S coding process prescribed in A/53, Annex D, § 4.2.3, appending the twenty bytes of R-S parity data to the conclusion of the 187-byte packet. When the R-S encoder 13 receives an M/H service data packet, the RS encoder 13 performs a non-systematic RS encoding process. The twenty bytes of R-S parity data obtained from the non-systematic RS encoding process are inserted in a prescribed parity byte location within the M/H data packet.
  • A convolutional byte interleaver 14 is connected for receiving as its input signal the 207-byte R-S codewords that the R-S encoder 13 generates. The byte interleaver 14 is generally of the type specified in A/53, Annex D, § 4.2.4. The byte interleaver 14 is connected for supplying byte-interleaved 207-byte R-S codewords via a Reed-Solomon parity replacer 15 to a modified trellis encoder 16. The basic trellis encoding operation of the modified trellis encoder 16 is similar to that specified in A/53, Annex D, §4.2.4. The trellis encoder 16 converts the byte-unit data from the byte interleaver 14 to symbol units and performs a 12-phase trellis coding process per Section 6.4.1.4 Main Service Trellis Coding of A53-Part-2-2007. In order for the output data of the trellis encoder 16 to include pre-defined known training data, initialization of the memories in the trellis encoder 16 is required. This initialization is very likely to cause the R-S parity data calculated by the R-S encoder 13 prior to the trellis initialization to be erroneous. The R-S parity data must be replaced to ensure backward compatibility with legacy DTV receivers. Accordingly, the trellis encoder is connected for supplying the changed initialization byte to an encoder 17 for non-systematic (207, 187) Reed-Solomon codes, which encoder 17 re-calculates the RS parity of the affected M/H packets. The encoder 17 is connected for supplying the re-calculated R-S parity bytes to the R-S parity replacer 15, which substitutes the re-calculated R-S parity bytes for the original R-S parity bytes before they can be supplied to the modified trellis encoder 16. That is, the R-S parity replacer 15 reproduces the output of the byte interleaver 14 as the data bytes for each packet in its output signal, but reproduces the output of the non-systematic R-S encoder 17 as the R-S parity for each packet in its output signal. The R-S parity replacer 15 is connected to supply the resulting packets in its output signal to the modified trellis encoder 16 as the input signal thereto.
  • A synchronization multiplexer 18 is connected for receiving as the first of its two input signals the ⅔ trellis-coded data generated by the modified trellis encoder 16. The sync multiplexer 18 is connected for receiving its second input signal from a generator 19 of synchronization signals comprising the data segment sync (DSS) and the data field sync (DFS) signals. The DSS and DFS are time-division multiplexed with the ⅔ trellis-coded data per custom in the output signal from the sync multiplexer 18, which is supplied to a pilot inserter 20 as input signal thereto. The pilot inserter 20 introduces a direct component offset into the signal for the purpose of generating a pilot carrier wave during subsequent balanced modulation of a suppressed intermediate-frequency (IF) carrier wave. The output signal from the pilot inserter 20 is a modulating signal, which may be passed through a pre-equalizer filter 21 before being supplied as input signal to an 8-VSB exciter 22 to modulate the suppressed IF carrier wave. The 8-VSB exciter 22 is connected for supplying the suppressed IF carrier wave to a radio-frequency up-converter 23 to be converted upward in frequency to repose within the broadcast channel. The upconverter 23 also amplifies the power of the radio-frequency (RF) signal that it applies to the broadcast antenna 24.
  • FIG. 10 shows transmitter apparatus for broadcast DTV signals using SCCC, which FIG. 10 transmitter apparatus differs from the FIG. 1 transmitter apparatus in that signaling coding is anti-Gray coded as well as the interleaved outer convolutional coding portion of the SCCC. The M/H pre-processor 4 of the FIG. 1 transmitter apparatus is replaced by an M/H pre-processor 4′ in the FIG. 2 transmitter apparatus. In the M/H pre-processor 4′ the interleaved outer convolutional coding from the block processor 7 is supplied directly to the group formatter 9 as input signal thereto. The connection from the block processor 7 to the group formatter 9 omits the ROM 8 used in the M/H pre-processor 4 of the FIG. 1 transmitter apparatus. In the M/H pre-processor 4′ the output signal from the group formatter 9 is supplied to a read-only memory 25 as input addressing signal thereto. The ROM 25 responds to the output signal from the group formatter 9 with anti-Gray coding of consecutive, contiguous 2-bit symbols thereof. This anti-Gray coding is done in accordance with one of the different forms of re-coding shown in the tables of FIGS. 2 through 9. The preferred form of re-coding is that shown in FIG. 2.
  • FIG. 11 shows receiver apparatus for M/H signals transmitted by M/H transmitter apparatus of the sort shown in FIG. 1. The FIG. 11 receiver apparatus includes a vestigial-sideband amplitude-modulation (VSB AM) DTV receiver front-end 26 for selecting a radio-frequency DTV signal for reception, converting the selected RF DTV signal to an intermediate-frequency DTV signal, and for amplifying the IF DTV signal. An analog-to-digital converter 27 is connected for digitizing the amplified IF DTV signal supplied from the DTV receiver front-end 26. A demodulator 28 is connected for demodulating the digitized VSB AM IF DTV signal to generate a digitized baseband DTV signal, which is supplied to digital filtering 29 for equalization of channel response and for rejection of co-channel interfering NTSC signal. Sync extraction circuitry 30 is connected for receiving the digital filtering 29 response and extracting synchronization signals. Responsive to data-field-synchronization (DFS) signals, the sync extraction circuitry 30 detects the beginnings of data frames and fields. Responsive to data-segment-synchronization (DSS) signals, the sync extraction circuitry 30 detects the beginnings of data segments. The FIG. 11 DTV receiver apparatus uses the DSS and DFS signals for controlling its operations similarly to the way this is conventionally done in DTV receivers. FIG. 11 does not explicitly show the circuitry for effecting these operations.
  • A decoder 31 for detecting the type of ancillary transmission responds to 8-bit sequences contained in final portions of the reserved portions of DFS signals separated by the sync extraction circuitry 30. The decoder 31 is connected for indicating the type of ancillary transmission to turbo decoding control circuitry 32 that controls turbo decoding in the FIG. 11 DTV receiver apparatus. The type of ancillary transmission that the decoder 31 detects conditions it to extract further information concerning the ancillary transmission from the initial portions of the reserved portions of DFS signals separated by the sync extraction circuitry 30. The decoder 31 is connected for supplying this further information to the turbo decoding control circuitry 32. This further information includes pointers to portions of the data field that contain signaling information describing ancillary transmission in greater detail.
  • FIG. 11 shows a 12-phase trellis decoder 33 connected for receiving the digital filtering 29 response. In actual practice the 12-phase trellis decoder 33 shown in FIG. 11 is apt to be a plurality of component 12-phase trellis decoders, each capable of decoding the digital filtering 29 response. Such construction of the trellis decoder 33 facilitates turbo decoding of various types of SCCC being carried on independently of each other, each using separate temporary storage of data and a respective decoder for each type of outer convolutional coding. Each component decoder within the 12-phase trellis decoder 33 is a respective soft-input/soft-output (SISO) inner decoder within a turbo decoding loop.
  • FIG. 11 further shows the 12-phase trellis decoder 33 connected for supplying trellis-decoding results to a signaling decoder 34. In actual practice, these trellis-decoding results may be supplied by one of a plurality of component 12-phase trellis decoders in the trellis decoder 33, and the signaling decoder 34 may be connected to feed back extrinsic information to that component trellis decoder to implement turbo decoding. The component 12-phase trellis decoder will include memory for storing the digital filtering 29 response for updating by the extrinsic information. The turbo decoding control circuitry 32 enables operation of the signaling decoder 34 during those portions of the data field that contain signaling information describing ancillary transmission in greater detail. To keep FIG. 11 from being too cluttered to be understood readily, FIG. 11 does not explicitly show most of the connections of the turbo decoding control circuitry 32 to the elements involved in decoding the SCCC.
  • FIG. 11 shows the 12-phase trellis decoder 33 further connected for supplying trellis-decoding results to a byte de-interleaver 35. In actual practice, these trellis-decoding results may be supplied by one of a plurality of component 12-phase trellis decoders in the trellis decoder 33. The byte de-interleaver 35 provides byte-by-byte de-interleaving of these results to generate input signal for a Reed-Solomon decoder 36 of the de-interleaved (207, 187) R-S FEC codewords supplied from the de-interleaver 35. Preferably, the de-interleaved (207, 187) R-S FEC codewords are accompanied by soft-decision information, and the R-S decoder 36 is of a sort that can use the soft-decision information to improve overall performance of the decoders 33 and 36. The R-S decoder 36 is connected for supplying packets of randomized hard-decision data to a data de-randomizer 37, which exclusive-ORs the bits of the randomized hard-decision data with appropriate portions of the PRBS prescribed in A/53, Annex D, §4.2.2 to generate a first transport stream. This first transport stream is constituted in part of MPEG-2-compatible packets of de-randomized principal data. Insofar as the R-S decoder 36 is capable, it corrects the hard-decision 187-byte randomized data packets that it supplies to the data de-randomizer 37. The output signal from the data de-randomizer 37 reproduces the main-service multiplex transport stream. Receivers intended for just the reception of M/H service data will omit the byte de-interleaver 35, the R-S decoder 36 and the data de-randomizer 37.
  • FIG. 11 shows the 12-phase trellis decoder 33 further connected as a soft-input, soft-output (SISO) inner decoder in a turbo decoding loop that also includes a soft-input, soft-output (SISO) outer decoder 38. In actual practice, another of a plurality of component 12-phase trellis decoders in the trellis decoder 33 is connected to function as the SISO inner decoder in this turbo decoding loop. Then, the outer SISO decoder 38 is connected to feed back extrinsic information to that component trellis decoder to implement turbo decoding. The turbo decoding procedures often involve iterations of both decoding of the inner convolutional code of the SCCC by the SISO trellis decoder 33 and decoding of the outer convolutional code of the SCCC by the outer SISO decoder 38. The component 12-phase trellis decoder will include memory for storing the digital filtering 29 response for updating by the extrinsic information. The decoding operations of the decoders 33 and 38 are staggered in time. The decoders 33 and 38 may be of types that use the soft-output Viterbi algorithm (SOVA) for evaluating code trellises, but preferably are of types that use the logarithmic maximum a posteriori algorithm (log-MAP) for such evaluations. In any case, both of the decoders 33 and 38 comprise memory for temporary storage of the soft-decisions that they respectively generate.
  • Input/output circuitry 39 is used for accessing selected portions of the memory in the trellis decoder 33 for temporary storage of soft-decisions related to the inner convolutional coding and to the symbol-interleaved outer convolutional coding of the SCCC. This input/output circuitry 39 includes a memory address generator, the operation of which is controlled by the turbo code decoding control circuitry 32. Responsive to control by the turbo code decoding control circuitry 32, the input/output circuitry 39 reads soft-decisions related to the reproduced anti-Gray-coded interleaved outer convolutional coding of the SCCC to the cascade connection of a read-only memory 40 and a symbol de-interleaver 41. The input/output circuitry 39 also reads those soft-decisions another, later time to a comparator unit 42 as one of its input signals. The cascade connection of the ROM 40 and the symbol de-interleaver 41 is collectively referred to as a data processor in the claims appended to this specification.
  • In accordance with an aspect of the invention, the ROM 40 is connected for recoding the soft decisions related to the reproduced symbol-interleaved and anti-Gray-coded outer convolutional coding of the SCCC such that they appear to have originated from the use of a symbol map for Gray-coded modulation rather than from a symbol map for binary-coded modulation. Presuming the soft decisions consist of two soft bits, each soft bit expressed in logarithmic likelihood ratio (LLR) or similar format, this recoding procedure may be loosely referred to as a Gray coding procedure on the soft bits. The de-interleaver 41 is complementary to an interleaver in the block processor 7 of the FIG. 1 or FIG. 10 transmitter apparatus, which interleaver performs interleaving 2-bit symbol by 2-bit symbol. The de-interleaver 41 is connected for de-interleaving the symbol-interleaved outer convolutional coding of the SCCC 2-soft-bit symbol by 2-soft-bit symbol and supplying the resulting de-interleaved outer convolutional coding to the outer SISO decoder 38 as “soft” input signal thereto. The de-interleaver 41 is customarily constructed from random-access memory (RAM) written with write addressing different from its read addressing when subsequently read. The outer SISO decoder 38 is connected for supplying soft decisions concerning its decoding results to an interleaver 43 that interleaves the soft decisions to generate input addressing for a read-only memory 44. The pattern of 2-soft-bit symbol by 2-soft-bit symbol interleaving by the interleaver 43 corresponds to the 2-bit symbol by 2-bit symbol interleaving by the interleaver in the block processor 7 of the FIG. 1 or FIG. 4 transmitter apparatus.
  • The ROM 44 responds to input addressing from the interleaver 43 to supply soft decisions that are recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. The comparator unit 42 for determining extrinsic information feedback is connected for receiving the interleaved soft decisions in the anti-Gray coding regime that the trellis decoder 33 and the ROM 44 respectively supply as their output signals. The comparator unit 42 contains memory for temporarily storing the soft decisions supplied from the trellis coder 33 until soft decisions are subsequently supplied from the SISO decoder 38 via the interleaver 43 and the anti-Gray coding ROM 44. The comparator unit 42 then compares the two sets of soft decisions for determining extrinsic information. This extrinsic information is coded in accordance with the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. So, this extrinsic information is appropriate for closing the turbo decoding loop by being fed back via the I/O circuitry 39 to memory within the trellis decoder 33 for updating stored soft-input data. The stored soft input data as so updated will be used by the trellis decoder 33 in any iteration of its decoding procedure. This extrinsic information is also used to modify the soft decisions that the I/O circuitry 39 supplies to the data processor comprising the cascade connection of the ROM 40 and the symbol de-interleaver 41.
  • FIG. 11 shows the SISO decoder 38 connected for supplying its soft decisions to hard-decision circuitry 45, which generates hard decisions to the soft decisions supplied thereto. The hard-decision circuitry 45 is connected to supply the resulting hard decisions as to the randomized data to an M/H frame decoder 46 as input signal thereto. The M/H Frame decoder 46 includes decoders for RS Frames, which FIG. 11 does not explicitly show. Hard decisions related to each RS Frame are collected into bytes that are written into rows of byte storage locations in a respective byte-organized framestore memory. Each row of bytes written into the framestore memory includes a checksum for cyclic-redundancy-check (CRC) coding, and each column of those bytes is a transversal Reed-Solomon codeword that is decoded using a byte-error-correcting algorithm that employs the CRC coding as an error-locating code. The M/H Frame decoder 46 is connected for supplying its output signal to a bank 47 of data de-randomizers as their input signals, each decoder for an RS Frame having a respective data de-randomizer. The turbo decoding control circuitry 32 is connected for supplying a control signal that selects the response of one of the bank 47 of data de-randomizers that is suitable for reproducing the M/H-service multiplex transport stream.
  • FIG. 12 shows receiver apparatus for M/H signals transmitted by M/H transmitter apparatus of the sort shown in FIG. 10. The principal difference from the FIG. 1 receiver apparatus is that the signaling decoder 34 is not connected to receive its input signal directly from the decoder 33 for 12-phase trellis codes. Instead, the signaling decoder 34 is connected to receive its input signal read from a read-only memory 48 addressed by output signal from the decoder 33. The ROM 48 is similar to the ROM 40 and, like ROM 40, Gray codes the soft decisions related to the reproduced anti-Gray-coded (interleaved) outer convolutional coding of the SCCC.
  • FIG. 13 shows a modification that can be made to the receiver apparatuses of FIGS. 11 and 12. FIG. 13 shows the positions of the symbol interleaver 43 and the ROM 44 in their cascade connection having been interchanged, such that the ROM 44 precedes the interleaver 43 within the data processor linking the I/O circuitry 39 to the outer SISO decoder 38.
  • FIG. 14 shows a different modification of the FIG. 11 and FIG. 12 receiver apparatuses that provides further receiver apparatuses embodying the invention. The comparator unit 42 for determining de-interleaved extrinsic information and the ROM 44 for recoding interleaved soft decisions to the anti-Gray coding regime are replaced. FIG. 14 shows a comparator unit 48 for determining Gray-coded extrinsic information, which comparator unit 48 is connected for comparing the response from the ROM 40 with the response from the symbol interleaver 43 for soft decisions from the SISO decoder 38. A read-only memory 49 is connected to receive the Gray-coded extrinsic information as its input addressing. The ROM 49 responds to supply extrinsic information that is recoded to the anti-Gray coding regime. ROM 49 is connected for supplying that extrinsic information to the I/O circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33, which connection closes the turbo decoding loop for the FIG. 14 DTV receiver. This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIGS. 15 and 16 show still other possible modifications of the FIG. 11 and FIG. 12 receiver apparatuses. The comparator unit 42 for determining de-interleaved extrinsic information, the symbol interleaver 43 for interleaving soft decisions, and the ROM 44 for recoding interleaved soft decisions to the anti-Gray coding regime are replaced in both FIGS. 15 and 16. In both FIGS. 15 and 16 a comparator unit 50 for determining de-interleaved Gray-coded extrinsic information is connected for comparing the soft-decision output signal from the SISO decoder 38 with the “soft” input signal to the SISO decoder 38.
  • In FIG. 15 a symbol interleaver 51 is connected for receiving two-soft-bit symbols of de-interleaved Gray-coded extrinsic information from the comparator unit 50 and re-interleaving them to supply input addressing to the read-only memory 49. The ROM 49 responds to supply extrinsic information that is recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. ROM 49 is connected for supplying that extrinsic information to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33, which connection closes the turbo decoding loop for the FIG. 15 DTV receiver. This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • In FIG. 16 the ROM 49 is connected for receiving two-bit symbols of de-interleaved Gray-coded extrinsic information from the comparator unit 50 as input addressing. The ROM 49 responds to supply de-interleaved extrinsic information that is recoded to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. The symbol interleaver 51 is connected for receiving two-soft-bit symbols of the de-interleaved extrinsic information that has been recoded to the anti-Gray coding regime and for supplying re-interleaved extrinsic information to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33, which connection closes the turbo decoding loop for the FIG. 16 DTV receiver. This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIG. 17 shows another modification that can be made to the receiver apparatuses of FIGS. 11 and 12, which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection. FIG. 17 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40.
  • FIG. 18 shows a modification that can be made to the FIG. 13 receiver apparatus, which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection. FIG. 18 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40.
  • FIG. 19 shows a different modification of the FIG. 17 receiver apparatus that provides further receiver apparatuses that embody the invention. FIG. 19 shows the ROM 44 being connected for receiving its input addressing directly from the SISO decoder 38 as in FIGS. 17 and 18. The response from the ROM 44 recodes the de-interleaved soft decisions to the anti-Gray coding regime associated with the use of a symbol map for binary-coded modulation rather than from a symbol map for Gray-coded modulation. The comparator unit 42 for determining de-interleaved extrinsic information and the interleaver 43 for soft decisions of FIGS. 17 and 18 are replaced in FIG. 19 by a comparator unit 52 for determining de-interleaved extrinsic information and the symbol interleaver 51 for re-interleaving two-soft-bit symbols of the de-interleaved extrinsic information. The ROM 44 is further connected for supplying the recoded de-interleaved soft decisions to the comparator unit 52 for determining de-interleaved extrinsic information, as one of two input signals thereto. The response of the symbol de-interleaver 41 for soft decisions from the I/O circuitry 39 is applied to the comparator unit 52 as the other input signal thereto. The comparator unit 52 is connected for supplying de-interleaved extrinsic information to the symbol interleaver 51. The symbol interleaver 51 interleaves the successive 2-soft-bit symbols of extrinsic information for application to the input/output circuitry 39 used for accessing selected portions of the memory in the trellis decoder 33, which connection closes the turbo decoding loop for the FIG. 19 DTV receiver. This extrinsic information will be used by the trellis decoder 33 in any iterative turbo decoding procedure that it performs.
  • FIG. 20 shows a modification that can be made to the FIG. 15 receiver apparatus, which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection. FIG. 20 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40.
  • FIG. 21 shows a modification that can be made to the FIG. 16 receiver apparatus which modification affects the data processor comprising the symbol de-interleaver 41 and the ROM 40 in cascade connection. FIG. 21 shows the positions of the symbol de-interleaver 41 and the ROM 40 in their cascade connection having been interchanged, such that the de-interleaver 41 precedes the ROM 40.
  • FIG. 22 shows a block processor 70 comprising elements 71-79 that may replace the block processor 7 in the FIG. 1 DTV transmitter apparatus or in the FIG. 4 transmitter apparatus. The M/H frame encoder 6 is connected for supplying sub-frames of RS Frames in 8-bit byte format as input signal to a byte-to-serial-bit format converter 71. The format converter 71 is connected for supplying the M/H frame encoder 6 response as converted to serial-bit format to a bit de-interleaver 72 within the block processor 70. The bit de-interleaver 72 is a block de-interleaver that de-interleaves the bits of each successive block so as to complement the symbol interleaving that will follow outer convolutional coding. The bit de-interleaver 72 is connected to supply the M/H frame encoder 6 response after bit-by-bit de-interleaving to encoders 73, 74 and 75 as their respective input signals. The encoders 73, 74 and 75 shown in FIG. 22 generate one-half-rate outer convolutional coding, one-third-rate outer convolutional coding and one-quarter-rate outer convolutional coding, respectively.
  • FIG. 22 shows apparatus 76 for selectively enabling operation of the encoders 73, 74 and 75 one at a time. If the encoders 73, 74 and 75 have separate physical structures, the apparatus 76 for selectively enabling operation can by way of example be such as to supply operating power just to a selected one of the three encoders. In actual practice the encoders 73, 74 and 75 will probably use elements in common. In such case the apparatus 76 will comprise selective connection circuitry for selecting the outer convolutional coding with desired rate. FIG. 22 shows the encoders 73, 74 and 75 connected for supplying serial two-bit symbols to an output bus 77 for subsequent application to a symbol interleaver 78. In modified FIG. 1 transmitter apparatus the symbol interleaver 78 is connected for supplying the interleaved two-bit symbols to the anti-Gray coder ROM 8. In modified FIG. 4 transmitter apparatus the symbol interleaver 78 is connected for supplying the interleaved two-bit symbols to the M/H Group formatter 9.
  • FIG. 23 is a schematic diagram of a modification that can be made to any of the receiver apparatuses of FIGS. 11 through 21 fitting it to receive M/H service signals transmitted by the modified FIG. 1 transmitter apparatus or the modified FIG. 4 transmitter apparatus. In the FIG. 23 modification the M/H Frame decoder 46 is not supplied the response of the hard-decision unit 45 directly. Instead, the response of the hard-decision unit 45 is applied as input signal to a bit interleaver 55. The bit interleaver 55 is connected to supply its response as input signal to the M/H Frame decoder 46. In the bit interleaver 55 response the order of bits from the hard-decision unit 45 response are shuffled to compensate for the preliminary de-interleaving of bits by the bit de-interleaver 72 in the block processor 70 of modified FIG. 1 or FIG. 4 transmitter apparatus. The need for the bit de-interleaver 55 following the hard-decision unit 45 can be avoided in modifications of certain of the receiver apparatuses thusfar described. Changing the point in the turbo-decoding loop from which input signal for the hard-decision unit 45 is taken accomplishes this.
  • FIG. 24 is a schematic diagram of receiver apparatus modified from those shown in FIGS. 11 and 12, which FIG. 24 receiver apparatus is suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor. The hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43 for soft decisions from the SISO decoder 38. This avoids the need for the bit de-interleaver 55 following the hard-decision unit 45 in order to compensate for the preliminary de-interleaving of bits by the bit de-interleaver 72 in the block processor 70 of modified FIG. 1 or FIG. 4 transmitter apparatus.
  • FIG. 25 is a schematic diagram of modified FIG. 14 receiver apparatus suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor. The hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43, avoiding the need for the bit de-interleaver 55 following the hard-decision unit 45.
  • FIG. 26 is a schematic diagram of modified FIG. 17 receiver apparatus suited for receiving M/H service signals from the transmitter apparatus of FIG. 1 or 4 as modified to use the FIG. 22 block processor. The hard-decision unit 45 is connected for receiving input signal supplied as response from the symbol interleaver 43, avoiding the need for the bit de-interleaver 55 following the hard-decision unit 45.
  • The interleaver in the block processor of an M/H type of transmitter apparatus (e.g., in the block processor 7 of the FIG. 1 or FIG. 4 transmitter apparatus) provides 2-bit symbol by 2-bit symbol interleaving prior to anti-Gray coding. In the receiver apparatuses shown in FIGS. 17-22, 25 and 26 the de-interleaver 41 is connected after the ROM 40 for Gray coding soft decisions from the trellis decoder 33. If only receiver apparatuses of the sort shown in FIGS. 17-22, 25 and 26 are used, the de-interleaver 41 and the interleaver in the block processor of the transmitter apparatus could be alternatively designed to implement bit-by-bit interleaving, rather than symbol-by-symbol interleaving. In the receiver apparatuses shown in FIGS. 17-22, 25 and 26 the de-interleaver 41 is connected before the ROM 40 for Gray coding soft decisions from the trellis decoder 33. Therefore, the de-interleaver 41 must provide 2-bit symbol by 2-bit symbol de-interleaving to preserve the relationship of the two soft bits in each soft decision regarding a respective symbol. Preservation of this relationship is essential for correct input addressing of the ROM 40.
  • In an alternative design of the DTV transmitter apparatus the anti-Gray coding precedes 2-bit symbol by 2-bit symbol interleaving. If only receiver apparatuses of the sort shown in FIGS. 17-22, 25 and 26 are used, the de-interleaver in the receiver and the interleaver in the block processor of this alternative-design transmitter apparatus could be modified to implement bit-by-bit interleaving. In the receiver apparatuses shown in FIGS. 17-22, 25 and 26 modification of the interleaver in the block processor of this alternative-design transmitter apparatus would disrupt the relationship of the two soft bits in each soft decision used for addressing the ROM 40, however.
  • If the SCCC employs 2-bit symbol by 2-bit symbol interleaving, the order in which the interleaving and anti-Gray coding of the 2-bit symbols is performed in the transmitter is of no appreciable consequence. Receiver apparatuses of the sort shown in FIGS. 17-22, 25 and 26 in which the symbol de-interleaver 41 precedes the ROM 40 for recoding soft decisions have the advantage that symbol de-interleaving can use random-access memory that is already included within the inner SISO decoder 33 in most designs. Symbol de-interleaving can be implemented simply by applying appropriate read addressing to this memory. The FIG. 17 and FIG. 26 receiver apparatuses have the further advantage that the symbol interleaver 43 can use random-access memory that is already included within the outer SISO decoder 38 in most designs. Symbol interleaving can be implemented simply by applying appropriate read addressing to this memory.
  • FIGS. 27A and 27B are tables illustrating the nature of the contents of read-only memory used for recoding symbols from binary-code mapping to Grey-code mapping, or vice versa. The recoding is performed in accordance with recoding table 1 shown in FIG. 2. The recoder ROM used for this illustration has 6-bit-wide input addressing of sixty-four addressed storage locations, each storing a respective 6-bit-wide response. Each 6-bit-wide input address is composed of two “soft” bits, each consisting of a respective set of three bits, the initial bit being a “hard” bit and the final two bits expressing the probability of the preceding “hard” bit being correct. The highest probability of a ZERO “hard” bit being correct is expressed by the final bits being 00. A smaller probability of the ZERO “hard” bit being correct is expressed by the final bits being 01. A still smaller probability of the ZERO “hard” bit being correct is expressed by the final bits being 10. The smallest probability of the ZERO “hard” bit being correct is expressed by the final bits being 11. The smallest probability of a ONE “hard” bit being correct is expressed by the final bits being 00. A larger probability of the ONE “hard” bit being correct is expressed by the final bits being 01. A still larger probability of the ONE “hard” bit being correct is expressed by the final bits being 10. The highest probability of the ONE “hard” bit being correct is expressed by the final bits being 11. Each 6-bit-wide response stored in the recoder ROM is composed of two “soft” bits, each consisting of a respective set of three bits, the initial bit being a “hard” bit and the final two bits expressing the probability of the preceding “hard” bit being correct. The final two bits express the probability of the preceding “hard” bit being correct in each “soft” bit of the response of the recoder ROM in the same way as in each “soft” bit of the input address of the recoder ROM.
  • The inventor made the following observations from the recoder ROM contents tabulated in FIGS. 27A and 27B. The initial one of the two soft bits of the response supplied from the recoder ROM is identical to the initial one of the two soft bits of the input address supplied to the recoder ROM. If the “hard” bit of the initial soft bit of the input address supplied to the recoder ROM is a ZERO, the final one of the two soft bits of the response from the recoder ROM is identical to the final one of the two soft bits of its input address. If the “hard” bit of the initial soft bit of the input address supplied to the recoder ROM is a ONE, however, the final soft bit of the response from the recoder ROM ones-complements the final soft bit of its input address. These observations led the inventor to investigate whether logic circuitry might be used to replace the recoder ROM. The inventor speculated that logic circuitry might usefully replace the more sizable recoder ROMs likely to be needed in actual practice, in which soft bits consisting of as many as eight or so simple bits were likely to be required.
  • FIG. 28 shows simple logic circuitry that can be used instead of ROM for recoding 2-soft-bit symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation—i.e., for Gray-code modulation—or vice versa. Each of the soft bits in the 2-soft-bit symbols of both the binary and reflected-binary codes is presumed to consist of eight bits altogether, which presumption is consisted with what is expected to be used in actual practice. The two “hard” bits in the 2-soft-bit symbols of the reflected-binary code are presumed to be those for the preferred type of recoding tabulated in FIG. 2. Positive-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 “hard” bit being a logic ONE, and negative-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 bit “hard” being a logic ZERO. Irrespective of the sense of modulation, lesser amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ONE, and greater amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ZERO. The remaining bits of each soft bit express the probability of the preceding “hard” bit being correct using an expansion of the scheme described in connection with FIGS. 27A and 27B.
  • The initial one of the two soft bits in the symbol supplied to the recoder 60 shown in FIG. 28, is passed through the recoder 60 without change to provide the initial one of the two soft bits in a respective symbol of the recoder 60 response. Each of the component eight simple bits in the final one of the two soft bits in the symbol supplied to the recoder 60 is supplied to a first of two input connections of a respective one of exclusive-OR gates 61, 62, 63, 64, 65, 66, 67 and 68 included within the recoder 60. The component bit of the initial one of the two soft bits in the symbol supplied to the recoder 60 that is variously referred to as its sign bit or “hard” bit is applied to the respective second input connections of the exclusive-OR gates 61, 62, 63, 64, 65, 66, 67 and 68. The final one of the two soft bits in each symbol of the recoder 60 response is supplied from via output connections from the exclusive-OR gates 61, 62, 63, 64, 65, 66, 67 and 68.
  • In practice, alternative constructions of the receivers shown in FIGS. 11-21 and 24-26 are preferred, which alternative constructions replace the ROM 40 with a recoder constructed per FIG. 28. Preferably, such alternative constructions of the receivers shown in FIGS. 11-13, 17, 18, 24 and 26 also replace the ROM 44 with another recoder constructed per FIG. 28. Preferably, such alternative constructions of the receivers shown in FIGS. 14, 15, 16, 20, 21 and 25 also replace the ROM 49 with another recoder constructed per FIG. 28.
  • FIG. 28 shows a recoder 80 composed of simple logic circuitry, which is designed for recoding as tabulated in FIG. 3. Positive-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 “hard” bit being a logic ONE, and negative-going amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-2 bit “hard” being a logic ZERO. Irrespective of the sense of modulation, lesser amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ZERO, and greater amplitude modulation of the 8VSB AM signal is associated with the recoded Z-sub-1 “hard” bit being a logic ONE. The remaining bits of each soft bit express the probability of the preceding “hard” bit being correct. A recoder constructed similarly to the recoder 80 can be used instead of the ROM 40 for recoding 2-soft-bit symbols from a mapping for binary-code modulation to a mapping for reflected-binary-code modulation. A recoder constructed similarly to the recoder 80 can be used for recoding 2-soft-bit symbols from a mapping for reflected-binary-code modulation to a mapping for binary-code modulation, rather than using the ROM 44 or the ROM 49.
  • The initial one of the two soft bits in the symbol supplied to the recoder 80 shown in FIG. 29, is passed through the recoder 80 without change to provide the initial one of the two soft bits in a respective symbol of the recoder 80 response. Each of the component eight simple bits in the final one of the two soft bits in the symbol supplied to the recoder 80 is supplied to a first of two input connections of a respective one of exclusive-NOR gates 81, 82, 83, 84, 85, 86, 87 and 88 included within the recoder 80. The component bit of the initial one of the two soft bits in the symbol supplied to the recoder 80 that is variously referred to as its sign bit or “hard” bit is applied to the respective second input connections of the exclusive-NOR gates 81, 82, 83, 84, 85, 86, 87 and 88. The final one of the two soft bits in each symbol of the recoder 80 response is supplied from via output connections from the exclusive-NOR gates 81, 82, 83, 84, 85, 86, 87 and 88.
  • The recoder 60 can be used for recoding as tabulated in FIG. 4. The positions of the soft bits in each symbol are interchanged in the input signal before applying it to the recoder 60 for recoding per the FIG. 4 tabulation. The recoder 80 can be used for recoding as tabulated in FIG. 5. The positions of the soft bits in each symbol are interchanged in the input signal before applying it to the recoder 80 for recoding per the FIG. 5 tabulation. Digital logic circuitry can be devised for recoding as tabulated in each of FIGS. 6, 7, 8 and 9, but will be more complex than the described digital logic circuitry for recoding as tabulated in each of FIGS. 2, 3, 4 and 5.
  • Considerable amounts of any one of the receiver apparatuses described supra may be constructed using integrated circuitry comprising suitably programmed microcomputer circuitry that is the operating equivalent of the structures shown in that receiver apparatus. Accordingly, the claims which follow, although directed to structures employing special-purpose circuit elements in order to further definiteness in claiming, should be interpreted to include within their scope of protection those structures employing general-purpose circuit elements that are operating equivalents.
  • In the claims which follow, the word “said” rather than the word “the” is used to indicate the existence of an antecedent basis for a term having being provided earlier in the claims. The word “the” is used for purposes other than to indicate the existence of an antecedent basis for a term having being provided earlier in the claims, the usage of the word “the” for other purposes being consistent with normal grammar in the American English language.

Claims (39)

1. (canceled)
2. A receiver for vestigial-sideband amplitude-modulation (VSB AM) signal, successive symbols of the modulating signal for said VSB AM signal defining a digital signal in accordance with an eight-level symbol alphabet superposed on a pedestal, said digital signal composed of successive frames each composed of two respective fields of digital-signal symbols, each said field composed of a respective initial segment of 832 digital-signal symbols succeeded by respective 312 consecutive further segments of 832 digital-signal symbols apiece, the four initial digital-signal symbols of each of said segments of 832 digital-signal symbols being a prescribed data segment synchronizing signal sequence, the final 828 digital-signal symbols of said 312 further segments of each said field of digital-signal symbols having prescribed ⅔ trellis coding, three-bit symbols of said ⅔ trellis coding being mapped to said eight-level symbol alphabet in such manner as to generate binary-coded modulation superposed on said pedestal, at least some said respective 312 further segments of said fields of digital-signal symbols including within selected portions thereof digital-signal symbols generated by said prescribed ⅔ trellis coding responding to M/H service data that has been randomized and encoded with an outer coding, two-bit symbols of which outer coding are subjected to symbol interleaving and anti-Gray-coding before being ⅔ trellis coded, said receiver comprising:
apparatus for receiving a selected vestigial-sideband amplitude-modulation signal and converting it to a baseband digital signal including successive reproduced eight-level symbols of 12-phase ⅔ trellis-coded baseband digital signal;
an inner soft-input/soft-output (SISO) decoder connected for trellis decoding said successive reproduced eight-level symbols of 12-phase ⅔ trellis-coded baseband digital signal to generate an inner decoder response composed of soft decisions concerning two-bit symbols previously encoded within said eight-level symbols, each soft decision composed of a-respective hard decision as to the value of each of said two-bit symbols and an accompanying indication of the probability of that said respective two-bit symbol being correct;
a first soft-decision recoder of the kind set forth in claim 37, connected for recoding ones of said soft decisions generated by said inner SISO decoder that concern anti-Gray-coded two-bit symbols of symbol-interleaved M/H service data encoded with said outer coding, thus to generate soft decisions regarding two-bit symbols of symbol-interleaved M/H service data encoded with said outer coding; and
a symbol de-interleaver connected for receiving said soft decisions regarding two-bit symbols of symbol-interleaved M/H service data encoded with said outer coding and complementing said symbol interleaving to generate de-interleaved M/H service data encoded with said outer coding; and
an outer soft-input/soft-output (SISO) decoder for said M/H service data encoded with an outer coding connected for receiving said de-interleaved M/H service data encoded with said outer coding from said symbol de-interleaver and further decoding said de-interleaved M/H service data to generate soft decisions concerning bits of said M/H service data and accompanying bits from said outer coding.
3. The claim 2 receiver, further comprising:
a symbol interleaver connected for receiving said soft decisions concerning bits of said M/H service data and accompanying bits from said outer coding from said outer SISO decoder and symbol-interleaving successive ones of them to generate symbol-interleaved soft decisions of a symbol-interleaved turbo feedback signal;
a second soft-decision recoder of the kind set forth in claim 37, connected for recoding said symbol-interleaved soft decisions in said symbol-interleaved turbo feedback signal to generate symbol-interleaved soft decisions of an anti-Gray-coded symbol-interleaved turbo feedback signal; and
a comparator for determining anti-Gray-coded extrinsic information to modify operation of said inner soft-input/soft-output decoder, said comparator being connected to determine said anti-Gray-coded extrinsic information by comparing said anti-Gray-coded symbol-interleaved turbo feedback signal with said inner SISO decoder response.
4. The claim 3 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions concerning bits of said M/H service data, which said soft decisions are generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
5. The claim 3 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions concerning bits of said M/H service data, which said soft decisions are generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
6. The claim 3 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said symbol-interleaved soft decisions generated by said symbol interleaver;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
7. The claim 2 receiver, further comprising:
a second soft-decision recoder of the kind set forth in claim 37, connected for generating soft decisions concerning an anti-Gray-coded turbo feedback signal by recoding said soft decisions generated by said outer SISO decoder;
a symbol interleaver connected for receiving said soft decisions concerning said anti-Gray-coded turbo feedback signal and symbol-interleaving successive ones of them to generate symbol-interleaved soft decisions in a symbol-interleaved anti-Gray-coded turbo feedback signal; and
a comparator for determining anti-Gray-coded extrinsic information to modify operation of said inner SISO decoder, said comparator being connected to determine said anti-Gray-coded extrinsic information by comparing said symbol-interleaved anti-Gray-coded turbo feedback signal with said inner decoder response.
8. The claim 7 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
9. The claim 7 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
10. The claim 2 receiver, further comprising:
a symbol interleaver connected for receiving said soft decisions generated by said outer SISO decoder and symbol-interleaving successive ones of them to generate successive symbol-interleaved soft decisions within a symbol-interleaved turbo feedback signal;
a comparator for determining extrinsic information by comparing soft decisions in said symbol-interleaved turbo feedback signal with said soft decisions regarding two-bit symbols of symbol-interleaved M/H service data encoded with said outer coding as supplied to said symbol de-interleaver; and
a second soft-decision recoder of the kind set forth in claim 37, connected for recoding two-bit symbols of said extrinsic information to generate anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
11. The claim 10 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
12. The claim 10 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
13. The claim 10 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said symbol-interleaved soft decisions generated by said symbol interleaver;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
14. The claim 2 receiver, further comprising:
a comparator for determining de-interleaved extrinsic information, said comparator being connected to determine said de-interleaved extrinsic information by comparing soft decisions regarding M/H service data encoded with said outer coding as supplied from said symbol de-interleaver with said soft decisions generated by said outer SISO decoder;
a symbol interleaver connected for receiving said de-interleaved extrinsic information as determined by said comparator and symbol-interleaving successive two-soft-bit symbols of said de-interleaved extrinsic information to generate successive two-soft-bit symbols of symbol-interleaved extrinsic information; and
a second soft-decision recoder of the kind set forth in claim 37, connected for being addressed by at least successive two-soft-bit data symbol portions of said symbol-interleaved extrinsic information, said second soft-decision recoder anti-Gray coding said successive two-soft-bit symbols of said symbol-interleaved extrinsic information to generate successive two-soft-bit symbols of anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
15. The claim 14 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
16. The claim 14 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said MI/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
17. The claim 2 receiver, further comprising:
a comparator for determining de-interleaved extrinsic information, said comparator being connected to determine two-soft-bit symbols of said de-interleaved extrinsic information by comparing soft decisions regarding two-bit symbols of M/H service data encoded with said outer coding as supplied from said symbol de-interleaver with said soft decisions regarding two-bit symbols of M/H service data encoded with said outer coding as supplied from said outer SISO decoder;
a second soft-decision recoder of the kind set forth in claim 37, connected for being addressed by two-soft-bit symbols of said de-interleaved extrinsic information, said second read-only memory anti-Gray coding each respective two-soft-bit symbol of said de-interleaved extrinsic information to generate a respective two-soft-bit symbol of anti-Gray-coded de-interleaved extrinsic information; and
a symbol interleaver connected for receiving successive said two-soft-bit symbols of anti-Gray-coded de-interleaved extrinsic information and symbol-interleaving successive ones of them to generate two-soft-bit symbols of symbol-interleaved anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
18. The claim 17 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
19. The claim 17 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
20. A receiver for vestigial-sideband amplitude-modulation (VSB AM) signal, successive symbols of the modulating signal for said VSB AM signal defining a digital signal in accordance with an eight-level symbol alphabet superposed on a pedestal, said digital signal composed of successive frames each composed of two respective fields of digital-signal symbols, each said field composed of a respective initial segment of 832 digital-signal symbols succeeded by respective 312 consecutive further segments of 832 digital-signal symbols apiece, the four initial digital-signal symbols of each of said segments of 832 digital-signal symbols being a prescribed data segment synchronizing signal sequence, the final 828 digital-signal symbols of said 312 further segments of each said field of digital-signal symbols having prescribed ⅔ trellis coding, three-bit symbols of said ⅔ trellis coding being mapped to said eight-level symbol alphabet in such manner as to generate binary-coded modulation superposed on said pedestal, at least some said respective 312 further segments of said fields of digital-signal symbols including within selected portions thereof digital-signal symbols generated by said prescribed ⅔ trellis coding responding to M/H service data that has been randomized and encoded with an outer coding, two-bit symbols of which outer coding are subjected to symbol interleaving and anti-Gray-coding before being ⅔ trellis coded, said receiver comprising:
apparatus for receiving a selected vestigial-sideband amplitude-modulation signal and converting it to a baseband digital signal including successive reproduced eight-level symbols of 12-phase ⅔ trellis-coded baseband digital signal, an inner soft-input/soft-output (SISO) decoder connected for trellis decoding said successive reproduced eight-level symbols of 12-phase ⅔ trellis-coded baseband digital signal to generate an inner decoder response composed of soft decisions concerning two-bit symbols previously encoded within said eight-level symbols, each soft decision composed of a respective hard decision as to the value of each of said two-bit symbols and an accompanying indication of the probability of that said respective two-bit symbol being correct;
a symbol de-interleaver connected for receiving said soft decisions generated by said inner SISO decoder and complementing said symbol interleaving to supply de-interleaved soft decisions;
a first soft-decision recoder of the kind set forth in claim 37, connected for recoding said de-interleaved soft decisions supplied from said symbol de-interleaver to generate recoded de-interleaved soft decisions; and
an outer soft-input/soft-output (SISO) decoder for said M/H service data encoded with an outer coding connected for receiving said recoded de-interleaved soft decisions and further decoding said recoded de-interleaved soft decisions as so received to generate soft decisions concerning said bits of said M/H service data and accompanying bits from said outer coding.
21. The claim 20 receiver, further comprising:
a symbol interleaver connected for receiving said soft decisions concerning two-bit symbols of said M/H service data from said outer SISO decoder and symbol-interleaving successive ones of them to generate symbol-interleaved soft decisions of a symbol-interleaved turbo feedback signal;
a second soft-decision recoder of the kind set forth in claim 37, connected for recoding said symbol-interleaved soft decisions in said symbol-interleaved turbo feedback signal to generate symbol-interleaved soft decisions of an anti-Gray-coded symbol-interleaved turbo feedback signal; and
a comparator for determining anti-Gray-coded extrinsic information to modify operation of said inner soft-input/soft-output decoder, said comparator being connected to determine said anti-Gray-coded extrinsic information by comparing said anti-Gray-coded symbol-interleaved turbo feedback signal with said inner SISO decoder response.
22. The claim 21 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
23. The claim 21 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
24. The claim 21 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said symbol-interleaved soft decisions generated by said symbol interleaver;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
25. The claim 20 receiver, further comprising:
a second soft-decision recoder of the kind set forth in claim 37, connected for generating soft decisions concerning two-bit symbols of an anti-Gray-coded turbo feedback signal by recoding said soft decisions generated by said outer SISO decoder;
a symbol interleaver connected for receiving said soft decisions concerning two-bit symbols of said anti-Gray-coded turbo feedback signal and symbol-interleaving successive ones of them to generate symbol-interleaved soft decisions in a symbol-interleaved anti-Gray-coded turbo feedback signal; and
a comparator for determining anti-Gray-coded extrinsic information to modify operation of said inner SISO decoder, said comparator being connected to determine said anti-Gray-coded extrinsic information by comparing said symbol-interleaved anti-Gray-coded turbo feedback signal with said inner decoder response.
26. The claim 25 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
27. The claim 25 receiver as adapted for receiving MI/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
28. The claim 20 receiver, further comprising:
a second soft-decision recoder of the kind set forth in claim 37, connected for generating soft decisions concerning an anti-Gray-coded turbo feedback signal by recoding said soft decisions generated by said outer SISO decoder;
a comparator for determining de-interleaved anti-Gray-coded extrinsic information, said comparator being connected to determine successive two-soft-bit symbols of said de-interleaved anti-Gray-coded extrinsic information by comparing successive two-soft-bit symbols of said anti-Gray-coded turbo feedback signal with two-soft-bit symbols of M/H service data encoded with said outer coding as supplied from said symbol de-interleaver; and
a symbol interleaver connected for receiving successive said successive two-soft-bit symbols of said de-interleaved anti-Gray-coded extrinsic information from said comparator and symbol-interleaving them to generate successive two-soft-bit symbols of symbol-interleaved anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
29. The claim 28 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
30. The claim 28 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
31. The claim 20 receiver, further comprising:
a comparator for determining de-interleaved extrinsic information, said comparator being connected to determine said de-interleaved extrinsic information by comparing soft decisions supplied from said symbol de-interleaver with said soft decisions generated by said outer SISO decoder;
a symbol interleaver connected for receiving said de-interleaved extrinsic information as determined by said comparator and symbol-interleaving successive two-soft-bit symbols of said de-interleaved extrinsic information to generate successive two-soft-bit symbols of symbol-interleaved extrinsic information; and
a second soft-decision recoder of the kind set forth in claim 37, connected for being addressed by at least successive two-soft-bit data symbol portions of said symbol-interleaved extrinsic information, said second soft-decision recoder anti-Gray coding said successive two-soft-bit symbols of said symbol-interleaved extrinsic information to generate successive two-soft-bit symbols of anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
32. The claim 31 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
33. The claim 31 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
34. The claim 20 receiver, further comprising:
a comparator for determining de-interleaved extrinsic information, said comparator being connected to determine two-soft-bit symbols of said de-interleaved extrinsic information by comparing soft decisions regarding two-bit symbols of M/H service data encoded with said outer coding as supplied from said symbol de-interleaver with said soft decisions regarding two-bit symbols of M/H service data encoded with said outer coding as supplied from said outer SISO decoder;
a second soft-decision recoder of the kind set forth in claim 37, connected for being addressed by two-soft-bit symbols of said de-interleaved extrinsic information, said second read-only memory anti-Gray coding each respective two-soft-bit symbol of said de-interleaved extrinsic information to generate a respective two-soft-bit symbol of anti-Gray-coded de-interleaved extrinsic information; and
a symbol interleaver connected for receiving successive said two-bit symbols of anti-Gray-coded de-interleaved extrinsic information and symbol-interleaving successive ones of them to generate symbol-interleaved anti-Gray-coded extrinsic information supplied to said inner SISO decoder to modify its operation.
35. The claim 34 receiver, further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
an M/H Frame decoder connected for receiving as an input signal thereto said successive hard decisions as to bits of said M/H service data and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said M/H Frame decoder and de-randomizing them to supply restored transport stream packets.
36. The claim 34 receiver as adapted for receiving M/H service data that has been bit de-interleaved in accordance with a prescribed bit de-interleaving pattern after having been randomized but before having been encoded with said outer coding and subjected to symbol interleaving, said receiver further comprising:
a hard-decision unit connected for generating successive hard decisions as to bits of said M/H service data responsive to portions of said soft decisions generated by said outer SISO decoder;
a bit interleaver for interleaving said successive hard decisions in accordance with a bit-interleaving pattern complementary to said bit de-interleaving pattern, thereby generating successive bit-interleaved hard decisions;
an M/H Frame decoder connected for receiving as an input signal thereto said successive bit-interleaved hard decisions and for responding to supply data-randomized transport stream packets; and
a data de-randomizer connected for receiving data-randomized transport stream packets supplied from said Mi/H Frame decoder and de-randomizing them to supply restored transport stream packets.
37. A soft-decision recoder for recoding a first succession of soft decisions each composed of a respective pair of soft bits to generate a second succession of soft decisions each composed of a respective pair of soft bits, each of said soft bits consisting of first through nth bits, the first of each of said soft bits consisting of a respective hard bit and the second through nth of each of said soft bits indicative of the likelihood of its said respective hard bit being correct, said soft-decision recoder comprising:
a plurality n in number of logic gates, each of said logic gates connected to receive as a respective first input signal thereto said respective hard bits of first ones of each of said pairs of soft bits in said first succession of soft decisions, the first through nth ones of said logic gates connected to receive as respective input signals thereto respective ones of the first through nth bits of second ones of each of said pairs of soft bits in said first succession of soft decisions; wherein the first through nth bits of first ones of each of said pairs of soft bits in said second succession of soft decisions are derived from the first through nth bits of first ones of each of said pairs of soft bits in said first succession of soft decisions; and wherein the first through nth bits of second ones of each of said pairs of soft bits in said second succession of soft decisions are derived from the responses of the first through nth ones of said logic gates respectively.
38. The claim 37 soft-decision recoder, wherein each of said logic gates n in number is a respective exclusive-OR gate, wherein the first through nth bits of first ones of each of said pairs of soft bits in said second succession of soft decisions correspond to the first through nth bits of first ones of each of said pairs of soft bits in said first succession of soft decisions, and wherein the first through nth bits of second ones of each of said pairs of soft bits in said second succession of soft decisions correspond to the responses of the first through nth ones of said logic gates respectively.
39. The claim 37 soft-decision recoder, wherein each of said logic gates n in number is a respective exclusive-NOR gate, wherein the first through nth bits of first ones of each of said pairs of soft bits in said second succession of soft decisions correspond to the first through nth bits of first ones of each of said pairs of soft bits in said first succession of soft decisions, and wherein the first through nth bits of second ones of each of said pairs of soft bits in said second succession of soft decisions correspond to the responses of the first through nth ones of said logic gates respectively.
US12/456,608 2008-06-27 2009-06-20 System for digital television broadcasting using modified 2/3 trellis coding Abandoned US20090322961A1 (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US12/456,608 US20090322961A1 (en) 2008-06-27 2009-06-20 System for digital television broadcasting using modified 2/3 trellis coding

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US13329408P 2008-06-27 2008-06-27
US12/456,608 US20090322961A1 (en) 2008-06-27 2009-06-20 System for digital television broadcasting using modified 2/3 trellis coding

Publications (1)

Publication Number Publication Date
US20090322961A1 true US20090322961A1 (en) 2009-12-31

Family

ID=41446949

Family Applications (2)

Application Number Title Priority Date Filing Date
US12/456,608 Abandoned US20090322961A1 (en) 2008-06-27 2009-06-20 System for digital television broadcasting using modified 2/3 trellis coding
US12/492,762 Active 2031-02-20 US8284832B2 (en) 2008-06-27 2009-06-26 System for digital television broadcasting using modified 2/3 trellis coding

Family Applications After (1)

Application Number Title Priority Date Filing Date
US12/492,762 Active 2031-02-20 US8284832B2 (en) 2008-06-27 2009-06-26 System for digital television broadcasting using modified 2/3 trellis coding

Country Status (1)

Country Link
US (2) US20090322961A1 (en)

Cited By (5)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090323823A1 (en) * 2008-06-27 2009-12-31 Samsung Electronics Co., Ltd. System for digital television broadcasting using modified 2/3 trellis coding
US20100037120A1 (en) * 2008-08-05 2010-02-11 Samsung Electronics Co., Ltd. m/h frame encoding and decoding techniques for 8vsb dtv broadcasting systems
US20110066913A1 (en) * 2009-09-11 2011-03-17 Qualcomm Incorporated Apparatus and method for high throughput unified turbo decoding
US8929432B2 (en) 2012-09-07 2015-01-06 Sony Corporation Combination A/53 and A/153 receiver using a HIHO viterbi decoder
US20150071630A1 (en) * 2013-09-11 2015-03-12 Fujitsu Limited Non-linear distortion compensator, method of compensating non-linear distortion, and optical receiver

Families Citing this family (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
KR101572875B1 (en) 2007-09-21 2015-11-30 엘지전자 주식회사 Digital broadcasting system and method of processing data in digital broadcasting system
US8087052B2 (en) 2007-09-21 2011-12-27 Lg Electronics Inc. Digital broadcasting system and method of processing data in digital broadcasting system
US7975281B2 (en) * 2007-09-21 2011-07-05 Lg Electronics, Inc. Digital broadcasting system and method of processing data in digital broadcasting system
WO2010114304A2 (en) * 2009-03-31 2010-10-07 Lg Electronics Inc. Transmitting / receiving system and method of processing broadcast signal in transmitting / receiving system
US8681679B2 (en) 2009-12-21 2014-03-25 Lg Electronics Inc. Transmitting system and method for transmitting digital broadcast signal
US8335182B2 (en) * 2009-12-23 2012-12-18 Lg Electronics Inc. Digital broadcasting system and method for transmitting and receiving digital broadcast signal
US8559372B2 (en) * 2009-12-28 2013-10-15 Lg Electronics Inc. Digital broadcasting system and method for transmitting and receiving digital broadcast signal
US8687552B2 (en) * 2010-01-28 2014-04-01 Lg Electronics Inc. Digital broadcasting system and method for transmitting and receiving digital broadcast signal
US8385334B2 (en) * 2010-04-09 2013-02-26 Harris Corporation Communication via address modulation
US8964857B2 (en) 2010-10-20 2015-02-24 Lg Electronics Inc. Receiving system and method for processing digital broadcast signal in the receiving system

Citations (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2632058A (en) * 1946-03-22 1953-03-17 Bell Telephone Labor Inc Pulse code communication
US4622670A (en) * 1984-12-10 1986-11-11 At&T Bell Laboratories Error-correction coding for multilevel transmission system
US4975698A (en) * 1989-12-08 1990-12-04 Trw Inc. Modified quasi-gray digital encoding technique
US5027310A (en) * 1989-09-08 1991-06-25 Zilog, Inc. Carry chain incrementer and/or decrementer circuit
US5140323A (en) * 1990-08-06 1992-08-18 Matsushita Electric Industrial Co., Ltd. Digital signal orthogonal transformer apparatus
US5825832A (en) * 1995-02-17 1998-10-20 Cselt- Centro Studi E Laboretori Telecomunicazioni S.P.A. Method and device for the reception of signals affected by inter-symbol interface
US6353911B1 (en) * 1998-04-03 2002-03-05 Agere Systems Guardian Corp. Iterative demapping
US20030103584A1 (en) * 2001-12-03 2003-06-05 Bjerke Bjorn A. Iterative detection and decoding for a MIMO-OFDM system
US20040017303A1 (en) * 2001-05-11 2004-01-29 Microchip Technology Incorporated Counter arrangement with recover function
US6781107B2 (en) * 2001-03-30 2004-08-24 Renesas Technology Corp. Semiconductor integrated circuit device and imaging system
US20040237024A1 (en) * 2003-01-02 2004-11-25 Samsung Electronics Co., Ltd. Robust signal transmission in digital television broadcasting
US20060245505A1 (en) * 2005-05-02 2006-11-02 Limberg Allen L Digital television signals using linear block coding
US7383493B2 (en) * 2003-06-13 2008-06-03 Broadcom Corporation LDPC (Low Density Parity Check) coded modulation hybrid decoding using non-Gray code maps for improved performance
US20080163025A1 (en) * 2006-12-27 2008-07-03 Nec Laboratories America, Inc. Bit-interleaved ldpc-coded modulation for high-speed optical transmission
US20090180495A1 (en) * 2005-02-03 2009-07-16 Yuan Li Method for Transmitting Data, Method for Receiving Data, Transmitter, Receiver, and Computer Program Products

Family Cites Families (3)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
USRE38513E1 (en) * 1992-03-26 2004-05-11 Matsushita Electric Industrial Co., Ltd. Communication system
US6313885B1 (en) * 1998-03-25 2001-11-06 Samsung Electronics Co., Ltd. DTV receiver with baseband equalization filters for QAM signal and for VSB signal which employ common elements
US20090322961A1 (en) * 2008-06-27 2009-12-31 Limberg Allen Leroy System for digital television broadcasting using modified 2/3 trellis coding

Patent Citations (19)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2632058A (en) * 1946-03-22 1953-03-17 Bell Telephone Labor Inc Pulse code communication
US4622670A (en) * 1984-12-10 1986-11-11 At&T Bell Laboratories Error-correction coding for multilevel transmission system
US5027310A (en) * 1989-09-08 1991-06-25 Zilog, Inc. Carry chain incrementer and/or decrementer circuit
US4975698A (en) * 1989-12-08 1990-12-04 Trw Inc. Modified quasi-gray digital encoding technique
US5140323A (en) * 1990-08-06 1992-08-18 Matsushita Electric Industrial Co., Ltd. Digital signal orthogonal transformer apparatus
US5825832A (en) * 1995-02-17 1998-10-20 Cselt- Centro Studi E Laboretori Telecomunicazioni S.P.A. Method and device for the reception of signals affected by inter-symbol interface
US6353911B1 (en) * 1998-04-03 2002-03-05 Agere Systems Guardian Corp. Iterative demapping
US6781107B2 (en) * 2001-03-30 2004-08-24 Renesas Technology Corp. Semiconductor integrated circuit device and imaging system
US20040017303A1 (en) * 2001-05-11 2004-01-29 Microchip Technology Incorporated Counter arrangement with recover function
US20030103584A1 (en) * 2001-12-03 2003-06-05 Bjerke Bjorn A. Iterative detection and decoding for a MIMO-OFDM system
US20050157811A1 (en) * 2001-12-03 2005-07-21 Bjerke Bjorn A. Iterative detection and decoding for a MIMO-OFDM system
US7154936B2 (en) * 2001-12-03 2006-12-26 Qualcomm, Incorporated Iterative detection and decoding for a MIMO-OFDM system
US7372896B2 (en) * 2001-12-03 2008-05-13 Qualcomm Incorporated Iterative detection and decoding for a MIMO-OFDM system
US20080212657A1 (en) * 2001-12-03 2008-09-04 Qualcomm Incorporated Iterative detection and decoding for a mimo-ofdm system
US20040237024A1 (en) * 2003-01-02 2004-11-25 Samsung Electronics Co., Ltd. Robust signal transmission in digital television broadcasting
US7383493B2 (en) * 2003-06-13 2008-06-03 Broadcom Corporation LDPC (Low Density Parity Check) coded modulation hybrid decoding using non-Gray code maps for improved performance
US20090180495A1 (en) * 2005-02-03 2009-07-16 Yuan Li Method for Transmitting Data, Method for Receiving Data, Transmitter, Receiver, and Computer Program Products
US20060245505A1 (en) * 2005-05-02 2006-11-02 Limberg Allen L Digital television signals using linear block coding
US20080163025A1 (en) * 2006-12-27 2008-07-03 Nec Laboratories America, Inc. Bit-interleaved ldpc-coded modulation for high-speed optical transmission

Cited By (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090323823A1 (en) * 2008-06-27 2009-12-31 Samsung Electronics Co., Ltd. System for digital television broadcasting using modified 2/3 trellis coding
US8284832B2 (en) * 2008-06-27 2012-10-09 Samsung Electronics Co., Ltd. System for digital television broadcasting using modified 2/3 trellis coding
US20100037120A1 (en) * 2008-08-05 2010-02-11 Samsung Electronics Co., Ltd. m/h frame encoding and decoding techniques for 8vsb dtv broadcasting systems
US8271849B2 (en) * 2008-08-05 2012-09-18 Samsung Electronics Co., Ltd. M/H frame encoding and decoding techniques for 8VSB DTV broadcasting systems
US20110066913A1 (en) * 2009-09-11 2011-03-17 Qualcomm Incorporated Apparatus and method for high throughput unified turbo decoding
US8543881B2 (en) * 2009-09-11 2013-09-24 Qualcomm Incorporated Apparatus and method for high throughput unified turbo decoding
US8929432B2 (en) 2012-09-07 2015-01-06 Sony Corporation Combination A/53 and A/153 receiver using a HIHO viterbi decoder
US20150071630A1 (en) * 2013-09-11 2015-03-12 Fujitsu Limited Non-linear distortion compensator, method of compensating non-linear distortion, and optical receiver
US9363014B2 (en) * 2013-09-11 2016-06-07 Fujitsu Limited Non-linear distortion compensator, method of compensating non-linear distortion, and optical receiver

Also Published As

Publication number Publication date
US8284832B2 (en) 2012-10-09
US20090323823A1 (en) 2009-12-31

Similar Documents

Publication Publication Date Title
US8284832B2 (en) System for digital television broadcasting using modified 2/3 trellis coding
US8179982B2 (en) Transmitting additional information in the headers of encapsulating data packets in mobile/handheld (M/H) DTV signals
US8386896B2 (en) 8VSB DTV signals with PCCC and subsequent trellis coding
US8301973B2 (en) Digital television systems employing concatenated convolutional coded data
US8271849B2 (en) M/H frame encoding and decoding techniques for 8VSB DTV broadcasting systems
EP1980031B1 (en) System for receiving digital broadcasting stream and method thereof
US8649429B2 (en) Systems for reducing adverse effects of deep fades in DTV signals designed for mobile reception
US8413012B2 (en) Burst-error correction methods and apparatuses for wireless digital communications systems
US20090265751A1 (en) Reception of ancillary 8VSB signals controlled responsive to information signaling version of broadcast standard being used
US8116400B2 (en) Apparatus for adapting reception modes of a mobile DTV receiver in response to signaling
US8411761B2 (en) Sub-channel acquisition in a digital television receiver designed to receive mobile/handheld signals
US8416888B2 (en) Coding and decoding of 8-VSB digital television signals for mobile/handheld receivers
US8005166B2 (en) System for digital television broadcasting using modified 2/3 trellis coding
US8699622B2 (en) Methods and apparatuses for implementing selective interference-filter pre-coding of main-service 8-VSB DTV signals
US20110113301A1 (en) Diversity broadcasting of gray-labeled CCC data using 8-VSB AM
US8406338B2 (en) Terminated concatenated convolutional coding of M/H group data in 8VSB digital television signals
US20100225825A1 (en) Terminated concatenated convolutional coding of M/H group data in 8VSB digital television signals

Legal Events

Date Code Title Description
STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO PAY ISSUE FEE