US20080074378A1 - Display apparatus and method for transmitting control signals thereof - Google Patents
Display apparatus and method for transmitting control signals thereof Download PDFInfo
- Publication number
- US20080074378A1 US20080074378A1 US11/562,987 US56298706A US2008074378A1 US 20080074378 A1 US20080074378 A1 US 20080074378A1 US 56298706 A US56298706 A US 56298706A US 2008074378 A1 US2008074378 A1 US 2008074378A1
- Authority
- US
- United States
- Prior art keywords
- signal
- control signals
- command
- control
- display apparatus
- Prior art date
- Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
- Granted
Links
- 238000000034 method Methods 0.000 title claims abstract description 42
- 239000004973 liquid crystal related substance Substances 0.000 claims description 7
- 230000007704 transition Effects 0.000 claims description 6
- 238000004519 manufacturing process Methods 0.000 abstract description 3
- 238000010586 diagram Methods 0.000 description 19
- 230000005540 biological transmission Effects 0.000 description 8
- 230000001960 triggered effect Effects 0.000 description 4
- 230000008901 benefit Effects 0.000 description 2
- 238000012986 modification Methods 0.000 description 2
- 230000004048 modification Effects 0.000 description 2
- 230000009471 action Effects 0.000 description 1
- 230000002238 attenuated effect Effects 0.000 description 1
- 230000003542 behavioural effect Effects 0.000 description 1
- 238000011017 operating method Methods 0.000 description 1
Images
Classifications
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/027—Details of drivers for data electrodes, the drivers handling digital grey scale data, e.g. use of D/A converters
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2310/00—Command of the display device
- G09G2310/02—Addressing, scanning or driving the display screen or processing steps related thereto
- G09G2310/0264—Details of driving circuits
- G09G2310/0289—Details of voltage level shifters arranged for use in a driving circuit
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G2330/00—Aspects of power supply; Aspects of display protection and defect management
- G09G2330/06—Handling electromagnetic interferences [EMI], covering emitted as well as received electromagnetic radiation
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3674—Details of drivers for scan electrodes
-
- G—PHYSICS
- G09—EDUCATION; CRYPTOGRAPHY; DISPLAY; ADVERTISING; SEALS
- G09G—ARRANGEMENTS OR CIRCUITS FOR CONTROL OF INDICATING DEVICES USING STATIC MEANS TO PRESENT VARIABLE INFORMATION
- G09G3/00—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes
- G09G3/20—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters
- G09G3/34—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source
- G09G3/36—Control arrangements or circuits, of interest only in connection with visual indicators other than cathode-ray tubes for presentation of an assembly of a number of characters, e.g. a page, by composing the assembly by combination of individual elements arranged in a matrix no fixed position being assigned to or needed to be assigned to the individual characters or partial characters by control of light from an independent source using liquid crystals
- G09G3/3611—Control of matrices with row and column drivers
- G09G3/3685—Details of drivers for data electrodes
- G09G3/3688—Details of drivers for data electrodes suitable for active matrices only
Definitions
- Taiwan application serial no. 95135349 filed Sep. 25, 2006. All disclosure of the Taiwan application is incorporated herein by reference.
- the present invention relates to a display apparatus, and more particularly to a display apparatus and a method for transmitting control signals.
- FIG. 1 is a block diagram of conventional panel display.
- the conventional panel display includes a low-voltage differential signal transmitter 101 , a timing controller 102 , a source driver 103 , a gate driver 104 and a display panel 105 .
- the timing controller 102 transmits the image data DATA output by the low-voltage differential signal transmitter 101 to the source driver 103 according to the timing sequence. According to the timing of the image data DATA, the timing controller 102 also transmits a clock signal PCLK, a source start pulse (STH), a line latching signal LOAD, a polarity signal POL and other signals to the source driver 103 .
- PCLK clock signal
- STH source start pulse
- LOAD line latching signal
- POL polarity signal
- many signal lines must also be set up between the timing controller 102 and the gate driver 104 for transmitting all kinds of control signals, for example, a gate start pulse signal STV, a gate clock signal CPV, an output enable signal OE and so on.
- the display panel 105 is coupled to the source driver 103 and the gate driver 104 so that pictures can be displayed when driven by the source lines S 0 ⁇ Si of the source driver 103 and the gate lines G 1 ⁇ Gj of the gate driver 104 .
- an increasing the number of control lines will lead to an increase in the system loading and an intensification of noise and electromagnetic interference.
- using too many control lines is not only unrealistic in many applications and designs, but also leads to a significant increase in the production cost.
- At least one objective of the present invention is to provide a display device such that the number of control signals connecting between a timing controller and a driver unit is reduced to achieve the same purpose as that requiring many control signals in the prior technique.
- At least another objective of the present invention is to provide a transmission method of control signals.
- the transmission method of control signals may use a few signal lines to transmit encoded command signals, thereby reducing the number of control signal lines required to connect between the timing controller and the driver unit. Therefore, fewer signal lines may be used to represent the behavioral mode of the control signals described by the conventional timing controller and hence meet the demand for providing a plurality of control signals.
- At least yet another objective of the present invention is to provide a transmission method of the control signals of a display apparatus.
- the transmission method uses fewer signal lines to transmit encoded command signals for providing the transmission operation of a plurality of control signals.
- a driver unit decodes the command signal to recover the original control signal and drives the display panel according to the image data and the control signal.
- the invention provides a display apparatus comprising a timing controller, a driver unit and a display panel.
- the timing controller outputs image data, clock signal, mode signal and at least one command signal according to a timing sequence.
- the timing controller encodes a number of control signals and adds the command signal.
- the driver unit is coupled to the timing controller to receive the image data and decode the command signal according to the timing of the clock signal and the mode signal so as to recover the aforementioned control signals.
- the display panel is coupled to the driver unit and displays pictures according to the driving signal provided by the output line of the driver.
- the driver unit includes a gate driver and a source driver.
- the gate driver is coupled between the timing controller and the display panel and drives the display panel according to the control provided by the timing controller.
- the source driver is coupled between the timing controller and the display panel and receives the image data and drives the display panel according to the control of the timing controller.
- the source driver includes a control signal decoder, a shift register, a line latch, a level shifter, a digital/analog converter and an output buffer.
- the control signal decoder is coupled to the timing controller for decoding the command signal and recovering and outputting the aforementioned control signal according to the timing of the clock signal and the mode signal.
- the control signal may include a source start pulse, a line latching signal and a polarity signal.
- the shift register is coupled to the control signal decoder for receiving the source start pulse output by the control signal decoder and transmitting and outputting the source start pulse by stages to serve as a channel latching signal according to the timing of the clock signal.
- the line latch is coupled to the control signal decoder and the shift register for latching the image data according to the timing of each channel latching signal, and outputting the latched image data according to the timing of the line latching signal output by the control signal decoder.
- the level shifter is coupled to the line latch for receiving and changing the level of the image data output by the line latch.
- the digital/analog converter is coupled to the control signal decoder and the level shifter for converting to an analog driving signal of a corresponding polarity according to the polarity signal output by the control signal decoder and the image data output by the level shifter.
- the output buffer is coupled to the digital/analog converter for receiving the analog driving signal and outputting a source line signal to drive the display panel.
- the gate driver includes a control signal decoder, a shift register, an output enable control logic, a level shifter and an output buffer.
- the control signal decoder is coupled to the timing controller for decoding and recovering according to the timing of the clock signal and the mode signal and outputting the aforementioned control signals.
- the control signals may include a gate start pulse, a gate clock signal and an output enable signal.
- the shift register is coupled to the control signal decoder for receiving the gate start pulse and transmitting and outputting the gate start pulse by stages to serve as a scan signal according to the timing of the gate clock signal.
- the output enable control logic is coupled to the control signal decoder and the shift register for receiving and outputting the scan signal, wherein the output of the output enable control logic is controlled by the output enable signal.
- the level shifter is coupled to the output enable control logic for receiving and changing the output level of the output enable control logic.
- the output buffer is coupled to the level shifter for receiving the output gate line of the level shifter and driving the display panel.
- the present invention also provides a transmission method of control signals.
- the transmission method includes providing a plurality of control signals and encoding the aforementioned control signals and adding in at least one command signal.
- the steps for encoding the aforementioned control signals include using the mode signal to define a command mode period, defining a plurality of command code periods during the command mode period according to the timing of the clock signal, wherein each command code period represents one of the aforementioned control signals.
- the timing controller determines the logic level of the command signal during the command code period. Thereafter, the clock signal, the mode signal and the command signal are transmitted to a next stage circuit. The next stage circuit decodes the command signal according to the timing of the clock signal and the mode signal and recovers the aforementioned control signals.
- a method of transmitting control signals of a display apparatus comprises the following steps. First, a plurality of control signals and image data are provided. Next, the aforementioned control signals are encoded and at least one command signal is added according to the timing of a clock signal and a mode signal. Next, the image data, the clock signal, the mode signal and the command signal are transmitted to the driver unit. The driver unit decodes the command signal according to the timing of the clock signal and the mode signal and recovers into the control signals. The driver unit of the display apparatus drives the display panel according to the image data and the recovered control signals.
- the step of encoding the control signals and adding the command signal includes using the mode signal to define a command mode period and defining a plurality of command code periods during the command mode period according to the timing of the clock signal.
- Each command code period represents one of the control signals.
- the logic value of the command signal during the command code period is determined according to the states of the control signals.
- the mode signal is set to an enable state when a level transition occurs in one of the control signals, wherein the enable period of the mode signal is the command mode period.
- the enable period of the mode signal is the command mode period.
- the logic value of the command signal corresponding to the command code period is set to ‘1’. If one of the control signals is a low logic level, the logic value of the command signal corresponding to the command code period is set to ‘0’.
- control signals may be the internal control signals of the display apparatus.
- the internal timing controller of the display apparatus outputs the control signals to the driver unit (the source driver and/or the gate driver).
- control signals output to the source driver include a source start pulse, a line latching signal and a polarity signal.
- the control signals output to the gate driver include a gate start pulse, a gate clock signal and an output enable signal.
- the control signals may include a black insert control signal.
- the display apparatus can be a liquid crystal display.
- a number of control signals are encoded and a number of command signals are added according to the timing of the clock signal and the mode signal. Therefore, a few signal lines can be used to replace the many control signal lines required by a conventional transmission method.
- the next stage circuit (for example, the driver unit of the display apparatus) decodes the command signals according to the timing of the clock signal and the mode signal and recovers the control signals.
- the driver unit inside the display apparatus can drive the display panel according to the image data and the recovered control signals.
- the display device of the present invention requires comparatively a few signal lines between the timing controller and the driver to transmit several control signals, the problems caused due to too many control signal lines between the timing controller and the driver, as in the case of the conventional art, may be effectively avoided. Furthermore, by reducing the number of control lines, the cost of applying the design to an integrated circuit packages may be reduced, the space occupation of circuit layout may be minimized and the levels of noise and electromagnetic interference may be effectively attenuated.
- FIG. 1 is a circuit diagram of a conventional display apparatus and a method for transmitting control signals thereof.
- FIG. 2 is a circuit diagram of a display apparatus and a method for transmitting control signals thereof according to an embodiment of the present invention.
- FIG. 3 is a control signal timing diagram of a display apparatus according to an embodiment of the present invention.
- FIG. 4 is a timing diagram of a mode signal TM and a command signal TD according to an embodiment of the present invention.
- FIG. 5 is a timing diagram of a mode signal TM and a command signal TD according to an embodiment of the present invention.
- FIG. 6 is a block diagram of a conventional timing controller.
- FIG. 7 is a block diagram of a timing controller according to an embodiment of the present invention.
- FIG. 8 is a circuit diagram of a source driver according to an embodiment of the present invention.
- FIG. 9 is a circuit diagram of a gate driver according to an embodiment of the present invention.
- FIG. 2 is a circuit diagram of a display apparatus and a method for transmitting control signals thereof according to an embodiment of the present invention.
- the display apparatus may be a liquid crystal display.
- the circuit of the display apparatus includes a low-voltage differential signal transmitter 201 , a timing controller 202 , driver units and a display panel (a liquid crystal display panel) 205 .
- the foregoing driver units include a gate driver 204 and a source driver 203 .
- the low-voltage differential signal transmitter 201 outputs image data DATA to the timing controller 202 and the timing controller 202 transmits the image data DATA to the source driver 203 .
- the timing controller 202 also transmits a clock signal PCLK, a mode signal TM and at least one command signal TD correspond to the timing of the image data DATA.
- the command signal TD is a signal formed by the timing controller 202 encoding a plurality of control signals according to the timing of the clock signal PCLK and the mode signal TM.
- the source driver 203 and the gate driver 204 of the driver unit are used for receiving the image data and decoding the command signal TD according to the timing of the clock signal PCLK and the mode signal TM to recover the control signals.
- the display panel 205 is coupled to the driver units (the source driver 203 and the gate driver 204 ) for displaying pictures when driven by the source lines S 0 ⁇ Si and the gate lines G 1 ⁇ Gj of the driver units.
- the source driver 203 and the gate driver 204 are used in the present embodiment to illustrate the implementation of the driver units, it should be understood that the embodiment of the present invention should not be limited there-to.
- the source driver 203 may obtain various control signals through the clock signal PCLK, the mode signal TM and the command signal TD and the gate driver 204 may obtain the required control signals directly from the timing controller 202 without encoding.
- the gate driver 204 may obtain various control signals through the clock signal PCLK, the mode signal TM and the command signal TD and the source driver 203 may obtain the required control signals directly from the timing controller 202 without any encoding.
- FIG. 3 is a timing diagram of the control signals according to an embodiment of the present invention.
- the mode signal TM can be classified into two modes, namely, a command mode 301 with a high logic level ‘1’ and an ‘other’ mode 302 with a low logic level ‘0’.
- the period when the mode signal TM is at a high logic level serves as a command mode period.
- the method of operation is also consistently similar to the command mode 301 .
- the designer may expand the number of control lines of the command signals TD, TD 1 ⁇ TDn as shown in FIG. 3 , to achieve greater flexibility and compatibility.
- the method of operating the mode signal TM and the command signals TD 1 ⁇ TDn is quite simple.
- the command signals TD 1 ⁇ TDn enter the command mode in this period.
- the command signals TD 1 ⁇ TDn define a plurality of command code periods according to the timing of the clock signal PCLK, shown as C 1 , C 2 , C 3 , . . . , Cm in FIG. 3 .
- the mode signal TM is at a low logic level ‘0’
- the command signals TD 1 ⁇ TDn enter the ‘other’ mode, represented by the ‘other’ signals P 1 , P 2 , P 3 , . . . , Pn in the diagram.
- the present embodiment only uses a single control line of the command signals TD (for example, the command signal TD 1 ).
- FIG. 4 is a timing diagram showing the method of operation (the encoding method) of the mode signal TM and the command signal TD according to an embodiment of the present invention.
- the control signal for example, the gate clock signal CPV
- the mode signal TM is triggered to transit to a high logic level and defines a command mode period 401 that comprises the time point A.
- the command signals TD define a plurality of command code periods according to the timing of the clock signal PCLK, represented by U 1 , U 2 , U 3 , U 4 , U 5 and U 6 in FIG. 4 .
- Each one of the command mode periods U 1 ⁇ U 6 represents the logic state of a corresponding control signal.
- the command code period U 3 may represent the logic state of the gate pulse signal CPV.
- the logic state of the command signals TD in the command code period U 3 is ‘0’, which implies that the gate clock signal CPV will transit to a low logic level in the command code period U 3 (at the time point A).
- the mode signal TM is also triggered to transit to a high logic level and defines another command mode period 401 that comprises the time point B.
- the gate clock signal CPV changes from a low logic level to a high logic level at time point B, the logic state of the command signals TD in the command code period U 3 is ‘1’, which implies that the gate clock signal CPV will transit to a high logic level in the command code period U 3 (at time point B).
- the output enable signal OE and so on may be carried out using the gate clock signal CPV as an example but also the mode encoding operation is simple.
- control signals in the present embodiment may be internal control signals of the display apparatus, for example, the control signal output by the timing controller of the display apparatus to the driver unit.
- control signals may include the source start pulse STH, the line latching signal LOAD, the polarity signal POL, the gate start pulse STV, the gate clock signal CPV and the output enable signal OE.
- these control signals may include black insert control signals.
- the foregoing embodiment uses the transition of the mode signal TM to a high logic level as a trigger for defining a command mode period, however the present invention should not be limited thereto.
- the designer may use the transition of the mode signal TM to a low logic level to define the command mode period as shown in FIG. 5 .
- the gate start pulse signal STV is used as an example to illustrate the operating method (encoding method) of the mode signal TM and the command signal TD.
- the mode signal TM When the control signal (for example, the gate start pulse signal STV) that needs to be transmitted transits at point C in time (for example, changing from a low logic level to a high logic level), the mode signal TM is triggered to transit to a low logic level and defines a command mode period that comprises the time point C.
- the command signals TD define a plurality of command code periods according to the timing of the clock signal PCLK, represented by P 1 , P 2 , P 3 , P 4 , P 5 , P 6 , P 7 and P 8 in FIG. 5 .
- Each one of the command mode periods U 1 ⁇ U 8 represents the logic state of a corresponding control signal.
- the command code period P 6 may represent the logic state of the gate start pulse signal STV.
- the logic state of the command signals TD in the command code period P 6 is ‘1’ , which implies that the gate start pulse signal STV will transit to a high logic level in the command code period P 6 (at the time point C).
- the mode signal TM is also triggered to transit to a low logic level and defines another command mode period that comprises the time point D.
- the logic state of the command signals TD in the command code period P 6 is ‘0’, which implies that the gate start pulse signal STV will transit to a low logic level in the command code period P 6 (at time point D).
- the encoding operations can be easily carried out using this method as long as the command signals TD are combined with the requests in this protocol.
- the control signal lines required by the timing controller can be encoded to the mode signal TM and the command signals TD so that a large number of control signal lines are not required.
- other control signals such as the polarity signal POL, the gate clock signal CPV and the gate start pulse signal STV could be encoded using the foregoing encoding method and added to the command signals TD. Therefore, if any one of the control signal lines is activated at any time, the mode signal TM and the command signals TD can be utilized to transmit the control signal to the next stage circuit.
- FIG. 6 is a block diagram of a conventional timing controller.
- the control signals listed in FIG. 6 include a source start pulse STH, a line latching signal LOAD, a polarity signal POL, a gate start pulse STV, a gate clock pulse signal CPV and an output enable signal OE.
- FIG. 7 is a block diagram of a timing controller according to an embodiment of the present invention. As shown in FIG. 7 , the timing controller in the present embodiment is based on the conventional timing controller, for example. Furthermore, by driving a timing control encoder 701 , the control signals are encoded and at least one command signal TD 1 ⁇ TDn is added. In general, the fewer the command signals TD 1 TDn, the better the design is. Theoretically, if simultaneous transition between various types of control signals can be avoided, only one command signal is required.
- FIG. 8 is a circuit diagram of the source driver 203 shown in FIG. 2 according to an embodiment of the present invention.
- the source driver 203 includes a control signal decoder 801 , a shift register 802 , a line latch 803 , a level shifter 804 , a digital/analog converter 805 and an output buffer 806 .
- the control signal decoder 801 receives the mode signal TM, the command signals TD and the clock signal PCLK from the timing controller 202 and decodes the received signals to recover the original control signals.
- control signal decoder 801 Since the decoding action of the control signal decoder 801 may be inferred by performing the encoding operation described in the foregoing embodiment in reverse, a detailed description is omitted.
- the control signal decoder 801 decodes the few signals including the clock signal PCLK, the mode signal TM and the command signals TD to recover the timing waveforms of the control signals required by the source driver such as the polarity signal POL, the source start pulse signal STH and the line latching signal LOAD.
- the configurations of the other blocks in the source driver 203 are basically identical to the ones inside a conventional source driver, a detailed description is omitted.
- FIG. 9 is a circuit diagram of the gate driver 204 shown in FIG. 2 according to an embodiment of the present invention.
- the present embodiment uses a control signal decoder 901 to decode the command signals TD according to the clock signal PCLK and the mode signal TM and recover the control signals required by the gate driver including the output enable signal OE, the gate clock signal CPV and the gate start pulse signal STV.
- additional control signal can be decoded and recovered through the control signal decoder 901 so that the situation of having too many control signal lines crowded together can be avoided.
- the configurations of the other blocks in the gate driver 204 are basically identical to the ones inside a conventional gate driver, a detailed description is omitted.
- the difference in the number of circuit signal lines can be compared between a conventional driving apparatus and the one disclosed in the present invention.
- the timing controller 102 in the conventional display apparatus must transmits the clock signal PCLK, the source start pulse STH, the line latching signal LOAD, the polarity signal POL and other signals to the source driver 103 through a number of circuit lines.
- a plurality of signal lines must be disposed between the timing controller 102 and the gate driver 104 for transmitting various control signals including the gate start pulse signal STV, the gate clock signal CPV, the output enable signal OE and so on.
- the display apparatus of the present invention comprises comparatively lesser number of control signal lines between the timing controller 202 and the driver units (the source driver 203 and the gate driver 204 ) as shown in FIG. 2 , which include the clock signal PCLK, the mode signal TM and the command signals TD.
- the timing controller in the display apparatus of the present invention transmits simplified control signals.
- the control signals are encoded and then command signal TD is added so that fewer control signal lines (PCLK, TM and TD) may be required as opposed to several control signal lines to transmit signals to the driver units. Therefore, the number of control signal lines between the timing controller and the driver may be effectively reduced. Because fewer control signal lines are required to transmit the control signals, and therefore the space occupation of circuit layout may be reduced, the fabrication cost of the timing controller and the driver integrated circuit package may be effectively reduced, and the problems caused due to noise and electromagnetic interference may be effectively avoided.
Abstract
Description
- This application claims the priority benefit of Taiwan application serial no. 95135349, filed Sep. 25, 2006. All disclosure of the Taiwan application is incorporated herein by reference.
- 1. Field of the Invention
- The present invention relates to a display apparatus, and more particularly to a display apparatus and a method for transmitting control signals.
- 2. Description of Related Art
- In general, many signal lines are required to link a timing controller and a gate driver so that all kinds of control signals, for example, gate start pulse signal, gate clock signal, output enable signal and so on, can be transmitted. More and more application examples, such as U.S. Patent No. 20050253794A1, U.S. Patent No. 20060007083A1 and U.S. Pat. No. 6,819,311B2, can be given that uses the on/off state of a gate driver signal to resolve the fuzziness problem in a liquid crystal display. Because of this, an increasing number of control signal lines must be used to control the functions of the gate driver. Similarly, many signal lines must be established between a conventional timing controller and a source driver for transmitting all kinds of control signals.
-
FIG. 1 is a block diagram of conventional panel display. The conventional panel display includes a low-voltagedifferential signal transmitter 101, atiming controller 102, asource driver 103, agate driver 104 and adisplay panel 105. Thetiming controller 102 transmits the image data DATA output by the low-voltagedifferential signal transmitter 101 to thesource driver 103 according to the timing sequence. According to the timing of the image data DATA, thetiming controller 102 also transmits a clock signal PCLK, a source start pulse (STH), a line latching signal LOAD, a polarity signal POL and other signals to thesource driver 103. Similarly, many signal lines must also be set up between thetiming controller 102 and thegate driver 104 for transmitting all kinds of control signals, for example, a gate start pulse signal STV, a gate clock signal CPV, an output enable signal OE and so on. Thedisplay panel 105 is coupled to thesource driver 103 and thegate driver 104 so that pictures can be displayed when driven by the source lines S0˜Si of thesource driver 103 and the gate lines G1˜Gj of thegate driver 104. However, an increasing the number of control lines will lead to an increase in the system loading and an intensification of noise and electromagnetic interference. Furthermore, using too many control lines is not only unrealistic in many applications and designs, but also leads to a significant increase in the production cost. - Accordingly, at least one objective of the present invention is to provide a display device such that the number of control signals connecting between a timing controller and a driver unit is reduced to achieve the same purpose as that requiring many control signals in the prior technique.
- At least another objective of the present invention is to provide a transmission method of control signals. The transmission method of control signals may use a few signal lines to transmit encoded command signals, thereby reducing the number of control signal lines required to connect between the timing controller and the driver unit. Therefore, fewer signal lines may be used to represent the behavioral mode of the control signals described by the conventional timing controller and hence meet the demand for providing a plurality of control signals.
- At least yet another objective of the present invention is to provide a transmission method of the control signals of a display apparatus. The transmission method uses fewer signal lines to transmit encoded command signals for providing the transmission operation of a plurality of control signals. According to a clock signal and a mode signal, a driver unit decodes the command signal to recover the original control signal and drives the display panel according to the image data and the control signal.
- To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a display apparatus comprising a timing controller, a driver unit and a display panel. The timing controller outputs image data, clock signal, mode signal and at least one command signal according to a timing sequence. According to the timing of the clock signal and the mode signal, the timing controller encodes a number of control signals and adds the command signal. The driver unit is coupled to the timing controller to receive the image data and decode the command signal according to the timing of the clock signal and the mode signal so as to recover the aforementioned control signals. The display panel is coupled to the driver unit and displays pictures according to the driving signal provided by the output line of the driver.
- In a preferred embodiment of the present invention, the driver unit includes a gate driver and a source driver. The gate driver is coupled between the timing controller and the display panel and drives the display panel according to the control provided by the timing controller. The source driver is coupled between the timing controller and the display panel and receives the image data and drives the display panel according to the control of the timing controller.
- In a preferred embodiment of the present invention, the source driver includes a control signal decoder, a shift register, a line latch, a level shifter, a digital/analog converter and an output buffer. The control signal decoder is coupled to the timing controller for decoding the command signal and recovering and outputting the aforementioned control signal according to the timing of the clock signal and the mode signal. The control signal may include a source start pulse, a line latching signal and a polarity signal. The shift register is coupled to the control signal decoder for receiving the source start pulse output by the control signal decoder and transmitting and outputting the source start pulse by stages to serve as a channel latching signal according to the timing of the clock signal. The line latch is coupled to the control signal decoder and the shift register for latching the image data according to the timing of each channel latching signal, and outputting the latched image data according to the timing of the line latching signal output by the control signal decoder. The level shifter is coupled to the line latch for receiving and changing the level of the image data output by the line latch. The digital/analog converter is coupled to the control signal decoder and the level shifter for converting to an analog driving signal of a corresponding polarity according to the polarity signal output by the control signal decoder and the image data output by the level shifter. The output buffer is coupled to the digital/analog converter for receiving the analog driving signal and outputting a source line signal to drive the display panel.
- In a preferred embodiment of the present invention, the gate driver includes a control signal decoder, a shift register, an output enable control logic, a level shifter and an output buffer. The control signal decoder is coupled to the timing controller for decoding and recovering according to the timing of the clock signal and the mode signal and outputting the aforementioned control signals. The control signals may include a gate start pulse, a gate clock signal and an output enable signal. The shift register is coupled to the control signal decoder for receiving the gate start pulse and transmitting and outputting the gate start pulse by stages to serve as a scan signal according to the timing of the gate clock signal. The output enable control logic is coupled to the control signal decoder and the shift register for receiving and outputting the scan signal, wherein the output of the output enable control logic is controlled by the output enable signal. The level shifter is coupled to the output enable control logic for receiving and changing the output level of the output enable control logic. The output buffer is coupled to the level shifter for receiving the output gate line of the level shifter and driving the display panel.
- From another point of view, the present invention also provides a transmission method of control signals. The transmission method includes providing a plurality of control signals and encoding the aforementioned control signals and adding in at least one command signal. The steps for encoding the aforementioned control signals include using the mode signal to define a command mode period, defining a plurality of command code periods during the command mode period according to the timing of the clock signal, wherein each command code period represents one of the aforementioned control signals. According to the states of the aforementioned control signals, the timing controller determines the logic level of the command signal during the command code period. Thereafter, the clock signal, the mode signal and the command signal are transmitted to a next stage circuit. The next stage circuit decodes the command signal according to the timing of the clock signal and the mode signal and recovers the aforementioned control signals.
- According to another embodiment of the present invention, a method of transmitting control signals of a display apparatus is provided, which comprises the following steps. First, a plurality of control signals and image data are provided. Next, the aforementioned control signals are encoded and at least one command signal is added according to the timing of a clock signal and a mode signal. Next, the image data, the clock signal, the mode signal and the command signal are transmitted to the driver unit. The driver unit decodes the command signal according to the timing of the clock signal and the mode signal and recovers into the control signals. The driver unit of the display apparatus drives the display panel according to the image data and the recovered control signals.
- In a preferred embodiment of the present invention, the step of encoding the control signals and adding the command signal includes using the mode signal to define a command mode period and defining a plurality of command code periods during the command mode period according to the timing of the clock signal. Each command code period represents one of the control signals. The logic value of the command signal during the command code period is determined according to the states of the control signals.
- In a preferred embodiment of the present invention, the mode signal is set to an enable state when a level transition occurs in one of the control signals, wherein the enable period of the mode signal is the command mode period. During the command mode period, if one of the control signals is a high logic level, then the logic value of the command signal corresponding to the command code period is set to ‘1’. If one of the control signals is a low logic level, the logic value of the command signal corresponding to the command code period is set to ‘0’.
- In a preferred embodiment of the present invention, the control signals may be the internal control signals of the display apparatus. The internal timing controller of the display apparatus outputs the control signals to the driver unit (the source driver and/or the gate driver).
- In a preferred embodiment of the present invention, the control signals output to the source driver include a source start pulse, a line latching signal and a polarity signal. The control signals output to the gate driver include a gate start pulse, a gate clock signal and an output enable signal. In an embodiment, the control signals may include a black insert control signal. The display apparatus can be a liquid crystal display.
- In the present embodiment, a number of control signals are encoded and a number of command signals are added according to the timing of the clock signal and the mode signal. Therefore, a few signal lines can be used to replace the many control signal lines required by a conventional transmission method. The next stage circuit (for example, the driver unit of the display apparatus) decodes the command signals according to the timing of the clock signal and the mode signal and recovers the control signals. Hence, the driver unit inside the display apparatus can drive the display panel according to the image data and the recovered control signals. Thus, compared to the conventional art in which the timing controller and the driver unit is required to transmit many control signals through several signal lines, in the embodiment of the present invent, comparatively only a few signal lines is required to transmit several control signals. Because the display device of the present invention requires comparatively a few signal lines between the timing controller and the driver to transmit several control signals, the problems caused due to too many control signal lines between the timing controller and the driver, as in the case of the conventional art, may be effectively avoided. Furthermore, by reducing the number of control lines, the cost of applying the design to an integrated circuit packages may be reduced, the space occupation of circuit layout may be minimized and the levels of noise and electromagnetic interference may be effectively attenuated.
- It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
- The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
-
FIG. 1 is a circuit diagram of a conventional display apparatus and a method for transmitting control signals thereof. -
FIG. 2 is a circuit diagram of a display apparatus and a method for transmitting control signals thereof according to an embodiment of the present invention. -
FIG. 3 is a control signal timing diagram of a display apparatus according to an embodiment of the present invention. -
FIG. 4 is a timing diagram of a mode signal TM and a command signal TD according to an embodiment of the present invention. -
FIG. 5 is a timing diagram of a mode signal TM and a command signal TD according to an embodiment of the present invention. -
FIG. 6 is a block diagram of a conventional timing controller. -
FIG. 7 is a block diagram of a timing controller according to an embodiment of the present invention. -
FIG. 8 is a circuit diagram of a source driver according to an embodiment of the present invention. -
FIG. 9 is a circuit diagram of a gate driver according to an embodiment of the present invention. - Reference will now be made in detail to the present preferred embodiments of the invention, examples of which are illustrated in the accompanying drawings. Wherever possible, the same reference numbers are used in the drawings and the description to refer to the same or like parts.
- In the following embodiments, when a device is said to be ‘connected’ or ‘coupled’ to another device, it can be directly connected or coupled to the other device or else connected or coupled through an intermediate device. On the contrary, when a device is said to be directly ‘connected or coupled to another device, it is to be understood that there is no intermediate device in the connection.
-
FIG. 2 is a circuit diagram of a display apparatus and a method for transmitting control signals thereof according to an embodiment of the present invention. The display apparatus may be a liquid crystal display. As shown inFIG. 2 , the circuit of the display apparatus includes a low-voltagedifferential signal transmitter 201, atiming controller 202, driver units and a display panel (a liquid crystal display panel) 205. The foregoing driver units include agate driver 204 and asource driver 203. The low-voltagedifferential signal transmitter 201 outputs image data DATA to thetiming controller 202 and thetiming controller 202 transmits the image data DATA to thesource driver 203. Thetiming controller 202 also transmits a clock signal PCLK, a mode signal TM and at least one command signal TD correspond to the timing of the image data DATA. The command signal TD is a signal formed by thetiming controller 202 encoding a plurality of control signals according to the timing of the clock signal PCLK and the mode signal TM. Thesource driver 203 and thegate driver 204 of the driver unit are used for receiving the image data and decoding the command signal TD according to the timing of the clock signal PCLK and the mode signal TM to recover the control signals. Thedisplay panel 205 is coupled to the driver units (thesource driver 203 and the gate driver 204) for displaying pictures when driven by the source lines S0˜Si and the gate lines G1˜Gj of the driver units. - Although the
source driver 203 and thegate driver 204 are used in the present embodiment to illustrate the implementation of the driver units, it should be understood that the embodiment of the present invention should not be limited there-to. For example, thesource driver 203 may obtain various control signals through the clock signal PCLK, the mode signal TM and the command signal TD and thegate driver 204 may obtain the required control signals directly from thetiming controller 202 without encoding. Conversely, thegate driver 204 may obtain various control signals through the clock signal PCLK, the mode signal TM and the command signal TD and thesource driver 203 may obtain the required control signals directly from thetiming controller 202 without any encoding. -
FIG. 3 is a timing diagram of the control signals according to an embodiment of the present invention. The encoding procedures completed by the control lines are shown in the diagram. The mode signal TM can be classified into two modes, namely, acommand mode 301 with a high logic level ‘1’ and an ‘other’mode 302 with a low logic level ‘0’. In the present embodiment, the period when the mode signal TM is at a high logic level serves as a command mode period. In the ‘other’mode 302, the method of operation is also consistently similar to thecommand mode 301. According to the actual requirements, the designer may expand the number of control lines of the command signals TD, TD1˜TDn as shown inFIG. 3 , to achieve greater flexibility and compatibility. - The method of operating the mode signal TM and the command signals TD1˜TDn is quite simple. When the mode signal TM is at a high logic level ‘1’, the command signals TD1˜TDn enter the command mode in this period. During this command mode period, the command signals TD1˜TDn define a plurality of command code periods according to the timing of the clock signal PCLK, shown as C1, C2, C3, . . . , Cm in
FIG. 3 . When the mode signal TM is at a low logic level ‘0’, the command signals TD1˜TDn enter the ‘other’ mode, represented by the ‘other’ signals P1, P2, P3, . . . , Pn in the diagram. To simplify the description, the present embodiment only uses a single control line of the command signals TD (for example, the command signal TD1). -
FIG. 4 is a timing diagram showing the method of operation (the encoding method) of the mode signal TM and the command signal TD according to an embodiment of the present invention. When the control signal (for example, the gate clock signal CPV) that needs to be transmitted transits (for example, changing from a high logic level ‘1’ to a low logic level ‘0’) at a point A in time, the mode signal TM is triggered to transit to a high logic level and defines a command mode period 401 that comprises the time point A. During the command mode period 401 (the period in which the mode signal TM transits to a high logic level), the command signals TD define a plurality of command code periods according to the timing of the clock signal PCLK, represented by U1, U2, U3, U4, U5 and U6 inFIG. 4 . Each one of the command mode periods U1˜U6 represents the logic state of a corresponding control signal. For example, the command code period U3 may represent the logic state of the gate pulse signal CPV. Thus, when the gate clock signal CPV at time point A is at a low logic level, the logic state of the command signals TD in the command code period U3 is ‘0’, which implies that the gate clock signal CPV will transit to a low logic level in the command code period U3 (at the time point A). - Similarly, when the gate clock signal CPV that needs to be transmitted transits (for example, from a low logic level to a high logic level) at a point B in time, the mode signal TM is also triggered to transit to a high logic level and defines another command mode period 401 that comprises the time point B. When the gate clock signal CPV changes from a low logic level to a high logic level at time point B, the logic state of the command signals TD in the command code period U3 is ‘1’, which implies that the gate clock signal CPV will transit to a high logic level in the command code period U3 (at time point B). Not only the encoding of other control signals such as the source clock signal LOAD, the output enable signal OE and so on may be carried out using the gate clock signal CPV as an example but also the mode encoding operation is simple.
- The control signals in the present embodiment may be internal control signals of the display apparatus, for example, the control signal output by the timing controller of the display apparatus to the driver unit. These control signals may include the source start pulse STH, the line latching signal LOAD, the polarity signal POL, the gate start pulse STV, the gate clock signal CPV and the output enable signal OE. In some other specific applications, these control signals may include black insert control signals.
- Although the foregoing embodiment uses the transition of the mode signal TM to a high logic level as a trigger for defining a command mode period, however the present invention should not be limited thereto. For example, according to the actual requirements, the designer may use the transition of the mode signal TM to a low logic level to define the command mode period as shown in
FIG. 5 . In the present embodiment, the gate start pulse signal STV is used as an example to illustrate the operating method (encoding method) of the mode signal TM and the command signal TD. When the control signal (for example, the gate start pulse signal STV) that needs to be transmitted transits at point C in time (for example, changing from a low logic level to a high logic level), the mode signal TM is triggered to transit to a low logic level and defines a command mode period that comprises the time point C. During the command mode period (the period in which the mode signal TM transits to a low logic level), the command signals TD define a plurality of command code periods according to the timing of the clock signal PCLK, represented by P1, P2, P3, P4, P5, P6, P7 and P8 inFIG. 5 . Each one of the command mode periods U1˜U8 represents the logic state of a corresponding control signal. For example, the command code period P6 may represent the logic state of the gate start pulse signal STV. Thus, when the gate start pulse signal STV at time point C is at a high logic level, the logic state of the command signals TD in the command code period P6 is ‘1’ , which implies that the gate start pulse signal STV will transit to a high logic level in the command code period P6 (at the time point C). - Similarly, when the gate start pulse signal STV that needs to be transmitted transits (for example, from a high logic level to a low logic level) at a point D in time, the mode signal TM is also triggered to transit to a low logic level and defines another command mode period that comprises the time point D. When the gate start pulse signal STV is at a low logic level at time point D, the logic state of the command signals TD in the command code period P6 is ‘0’, which implies that the gate start pulse signal STV will transit to a low logic level in the command code period P6 (at time point D).
- Therefore, regardless of the type of mode signal TM, the encoding operations can be easily carried out using this method as long as the command signals TD are combined with the requests in this protocol. Hence, the control signal lines required by the timing controller can be encoded to the mode signal TM and the command signals TD so that a large number of control signal lines are not required. It should be noted that other control signals such as the polarity signal POL, the gate clock signal CPV and the gate start pulse signal STV could be encoded using the foregoing encoding method and added to the command signals TD. Therefore, if any one of the control signal lines is activated at any time, the mode signal TM and the command signals TD can be utilized to transmit the control signal to the next stage circuit.
-
FIG. 6 is a block diagram of a conventional timing controller. The control signals listed inFIG. 6 include a source start pulse STH, a line latching signal LOAD, a polarity signal POL, a gate start pulse STV, a gate clock pulse signal CPV and an output enable signal OE.FIG. 7 is a block diagram of a timing controller according to an embodiment of the present invention. As shown inFIG. 7 , the timing controller in the present embodiment is based on the conventional timing controller, for example. Furthermore, by driving atiming control encoder 701, the control signals are encoded and at least one command signal TD1˜TDn is added. In general, the fewer the command signals TD1 TDn, the better the design is. Theoretically, if simultaneous transition between various types of control signals can be avoided, only one command signal is required. - In addition, the control signals encoded inside the timing controller must be decoded inside the gate driver and the source driver.
FIG. 8 is a circuit diagram of thesource driver 203 shown inFIG. 2 according to an embodiment of the present invention. Thesource driver 203 includes acontrol signal decoder 801, ashift register 802, aline latch 803, alevel shifter 804, a digital/analog converter 805 and anoutput buffer 806. In the present embodiment, thecontrol signal decoder 801 receives the mode signal TM, the command signals TD and the clock signal PCLK from thetiming controller 202 and decodes the received signals to recover the original control signals. Since the decoding action of thecontrol signal decoder 801 may be inferred by performing the encoding operation described in the foregoing embodiment in reverse, a detailed description is omitted. Thecontrol signal decoder 801 decodes the few signals including the clock signal PCLK, the mode signal TM and the command signals TD to recover the timing waveforms of the control signals required by the source driver such as the polarity signal POL, the source start pulse signal STH and the line latching signal LOAD. In the present embodiment, because the configurations of the other blocks in the source driver 203 (that is, theshift register 802, theline latch 803, thelevel shifter 804, the digital/analog converter 805 and the output buffer 806) are basically identical to the ones inside a conventional source driver, a detailed description is omitted. - A similar arrangement can be applied to the gate driver.
FIG. 9 is a circuit diagram of thegate driver 204 shown inFIG. 2 according to an embodiment of the present invention. As shown inFIG. 9 , the present embodiment uses acontrol signal decoder 901 to decode the command signals TD according to the clock signal PCLK and the mode signal TM and recover the control signals required by the gate driver including the output enable signal OE, the gate clock signal CPV and the gate start pulse signal STV. In fact, additional control signal can be decoded and recovered through thecontrol signal decoder 901 so that the situation of having too many control signal lines crowded together can be avoided. In the present embodiment, because the configurations of the other blocks in the gate driver 204 (that is, theshift register 902, the output enablecontrol logic 903, thelevel shifter 904 and the output buffer 905) are basically identical to the ones inside a conventional gate driver, a detailed description is omitted. - The difference in the number of circuit signal lines can be compared between a conventional driving apparatus and the one disclosed in the present invention. As shown in
FIG. 1 , thetiming controller 102 in the conventional display apparatus must transmits the clock signal PCLK, the source start pulse STH, the line latching signal LOAD, the polarity signal POL and other signals to thesource driver 103 through a number of circuit lines. Similarly, a plurality of signal lines must be disposed between thetiming controller 102 and thegate driver 104 for transmitting various control signals including the gate start pulse signal STV, the gate clock signal CPV, the output enable signal OE and so on. Compared with the conventional display apparatus inFIG. 1 , the display apparatus of the present invention comprises comparatively lesser number of control signal lines between thetiming controller 202 and the driver units (thesource driver 203 and the gate driver 204) as shown inFIG. 2 , which include the clock signal PCLK, the mode signal TM and the command signals TD. - In summary, the timing controller in the display apparatus of the present invention transmits simplified control signals. According to the timing of the clock signal PCLK and the mode signal TM, the control signals are encoded and then command signal TD is added so that fewer control signal lines (PCLK, TM and TD) may be required as opposed to several control signal lines to transmit signals to the driver units. Therefore, the number of control signal lines between the timing controller and the driver may be effectively reduced. Because fewer control signal lines are required to transmit the control signals, and therefore the space occupation of circuit layout may be reduced, the fabrication cost of the timing controller and the driver integrated circuit package may be effectively reduced, and the problems caused due to noise and electromagnetic interference may be effectively avoided.
- It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Claims (27)
Applications Claiming Priority (3)
Application Number | Priority Date | Filing Date | Title |
---|---|---|---|
TW95135349 | 2006-09-25 | ||
TW95135349A | 2006-09-25 | ||
TW095135349A TWI346316B (en) | 2006-09-25 | 2006-09-25 | Display apparatus and transmission method of the control signals |
Publications (2)
Publication Number | Publication Date |
---|---|
US20080074378A1 true US20080074378A1 (en) | 2008-03-27 |
US8094114B2 US8094114B2 (en) | 2012-01-10 |
Family
ID=39224411
Family Applications (1)
Application Number | Title | Priority Date | Filing Date |
---|---|---|---|
US11/562,987 Expired - Fee Related US8094114B2 (en) | 2006-09-25 | 2006-11-23 | Display apparatus and method for transmitting control signals thereof |
Country Status (2)
Country | Link |
---|---|
US (1) | US8094114B2 (en) |
TW (1) | TWI346316B (en) |
Cited By (7)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080284703A1 (en) * | 2007-05-15 | 2008-11-20 | Novatek Microelectronics Corp. | Method and apparatus to generate control signals for display-panel driver |
US20100156882A1 (en) * | 2008-12-18 | 2010-06-24 | Anapass Inc. | Data driving circuit, display apparatus, and data driving method |
KR101838831B1 (en) * | 2013-12-30 | 2018-03-14 | 센젠 차이나 스타 옵토일렉트로닉스 테크놀로지 컴퍼니 리미티드 | Drive method and drive circuit of liquid crystal panel |
CN109036328A (en) * | 2017-06-09 | 2018-12-18 | 京东方科技集团股份有限公司 | Register value transmission method and component, display device |
CN110867170A (en) * | 2019-11-29 | 2020-03-06 | 厦门天马微电子有限公司 | Display panel driving method, display driving device and electronic equipment |
US11164505B2 (en) * | 2017-05-09 | 2021-11-02 | Lapis Semiconductor Co., Ltd. | Display apparatus including display controller with luminance control |
US11244594B2 (en) * | 2018-06-19 | 2022-02-08 | Beijing Boe Display Technology Co., Ltd. | Gate driver control circuit, method, and display apparatus |
Families Citing this family (3)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
TWI514349B (en) * | 2014-06-05 | 2015-12-21 | Au Optronics Corp | Display device and method of switching display mode |
CN107123407B (en) * | 2017-06-20 | 2019-08-02 | 深圳市华星光电技术有限公司 | A kind of drive circuit system and the liquid crystal display comprising the drive circuit system |
KR20210108614A (en) | 2020-02-26 | 2021-09-03 | 삼성전자주식회사 | Display panel drive, sourve driver and display device including the same |
Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5974464A (en) * | 1995-10-06 | 1999-10-26 | Silicon Image, Inc. | System for high speed serial video signal transmission using DC-balanced coding |
US6373419B1 (en) * | 1998-12-16 | 2002-04-16 | Sharp Kabushiki Kaisha | DA converter and liquid crystal driving device incorporating the same |
US6441857B1 (en) * | 1999-01-28 | 2002-08-27 | Conexant Systems, Inc. | Method and apparatus for horizontally scaling computer video data for display on a television |
US20030146896A1 (en) * | 2002-02-01 | 2003-08-07 | Nec Corporation | Display device for D/A conversion using load capacitances of two lines |
US20040104881A1 (en) * | 2002-07-24 | 2004-06-03 | Masato Furuya | Active matrix liquid crystal display |
US6819311B2 (en) * | 1999-12-10 | 2004-11-16 | Nec Corporation | Driving process for liquid crystal display |
US20050057549A1 (en) * | 2003-08-27 | 2005-03-17 | Renesas Technology Corp. | Semiconductor circuit |
US20050128175A1 (en) * | 2003-12-11 | 2005-06-16 | Hong Jin C. | Apparatus and method of driving liquid crystal display device |
US6954491B1 (en) * | 2001-06-14 | 2005-10-11 | Silicon Image, Inc. | Methods and systems for sending side-channel data during data inactive period |
US20050253794A1 (en) * | 2004-05-14 | 2005-11-17 | Ssu-Ming Lee | Impulse driving method and apparatus for liquid crystal device |
US20060007083A1 (en) * | 2004-06-24 | 2006-01-12 | Hannstar Display Corp. | Display panel and driving method thereof |
US20060262065A1 (en) * | 2005-05-23 | 2006-11-23 | Sunplus Technology Co., Ltd. | Control circuit and control method for LCD panel |
US20080030615A1 (en) * | 2005-06-29 | 2008-02-07 | Maximino Vasquez | Techniques to switch between video display modes |
-
2006
- 2006-09-25 TW TW095135349A patent/TWI346316B/en active
- 2006-11-23 US US11/562,987 patent/US8094114B2/en not_active Expired - Fee Related
Patent Citations (13)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US5974464A (en) * | 1995-10-06 | 1999-10-26 | Silicon Image, Inc. | System for high speed serial video signal transmission using DC-balanced coding |
US6373419B1 (en) * | 1998-12-16 | 2002-04-16 | Sharp Kabushiki Kaisha | DA converter and liquid crystal driving device incorporating the same |
US6441857B1 (en) * | 1999-01-28 | 2002-08-27 | Conexant Systems, Inc. | Method and apparatus for horizontally scaling computer video data for display on a television |
US6819311B2 (en) * | 1999-12-10 | 2004-11-16 | Nec Corporation | Driving process for liquid crystal display |
US6954491B1 (en) * | 2001-06-14 | 2005-10-11 | Silicon Image, Inc. | Methods and systems for sending side-channel data during data inactive period |
US20030146896A1 (en) * | 2002-02-01 | 2003-08-07 | Nec Corporation | Display device for D/A conversion using load capacitances of two lines |
US20040104881A1 (en) * | 2002-07-24 | 2004-06-03 | Masato Furuya | Active matrix liquid crystal display |
US20050057549A1 (en) * | 2003-08-27 | 2005-03-17 | Renesas Technology Corp. | Semiconductor circuit |
US20050128175A1 (en) * | 2003-12-11 | 2005-06-16 | Hong Jin C. | Apparatus and method of driving liquid crystal display device |
US20050253794A1 (en) * | 2004-05-14 | 2005-11-17 | Ssu-Ming Lee | Impulse driving method and apparatus for liquid crystal device |
US20060007083A1 (en) * | 2004-06-24 | 2006-01-12 | Hannstar Display Corp. | Display panel and driving method thereof |
US20060262065A1 (en) * | 2005-05-23 | 2006-11-23 | Sunplus Technology Co., Ltd. | Control circuit and control method for LCD panel |
US20080030615A1 (en) * | 2005-06-29 | 2008-02-07 | Maximino Vasquez | Techniques to switch between video display modes |
Cited By (11)
Publication number | Priority date | Publication date | Assignee | Title |
---|---|---|---|---|
US20080284703A1 (en) * | 2007-05-15 | 2008-11-20 | Novatek Microelectronics Corp. | Method and apparatus to generate control signals for display-panel driver |
US8411011B2 (en) * | 2007-05-15 | 2013-04-02 | Novatek Microelectronics Corp. | Method and apparatus to generate control signals for display-panel driver |
US20100156882A1 (en) * | 2008-12-18 | 2010-06-24 | Anapass Inc. | Data driving circuit, display apparatus, and data driving method |
US8558827B2 (en) * | 2008-12-18 | 2013-10-15 | Anapass, Inc. | Data driving circuit, display apparatus, and data driving method with reception signal |
KR101838831B1 (en) * | 2013-12-30 | 2018-03-14 | 센젠 차이나 스타 옵토일렉트로닉스 테크놀로지 컴퍼니 리미티드 | Drive method and drive circuit of liquid crystal panel |
US11164505B2 (en) * | 2017-05-09 | 2021-11-02 | Lapis Semiconductor Co., Ltd. | Display apparatus including display controller with luminance control |
CN109036328A (en) * | 2017-06-09 | 2018-12-18 | 京东方科技集团股份有限公司 | Register value transmission method and component, display device |
CN109036328B (en) * | 2017-06-09 | 2021-09-03 | 京东方科技集团股份有限公司 | Register value transmission method and assembly and display device |
US11302281B2 (en) * | 2017-06-09 | 2022-04-12 | Beijing Boe Display Technology Co., Ltd. | Register value transmission method and transmitter, display device and computer readable storage medium |
US11244594B2 (en) * | 2018-06-19 | 2022-02-08 | Beijing Boe Display Technology Co., Ltd. | Gate driver control circuit, method, and display apparatus |
CN110867170A (en) * | 2019-11-29 | 2020-03-06 | 厦门天马微电子有限公司 | Display panel driving method, display driving device and electronic equipment |
Also Published As
Publication number | Publication date |
---|---|
TW200816110A (en) | 2008-04-01 |
TWI346316B (en) | 2011-08-01 |
US8094114B2 (en) | 2012-01-10 |
Similar Documents
Publication | Publication Date | Title |
---|---|---|
US8094114B2 (en) | Display apparatus and method for transmitting control signals thereof | |
US8212759B2 (en) | Control circuit and control method for LCD panel | |
US7173611B2 (en) | Display system and display controller | |
JP4880916B2 (en) | Flat panel display | |
US6437766B1 (en) | LCD driving circuitry with reduced number of control signals | |
JP2001222249A (en) | Ram incorporated driver, display unit using the driver and electronic equipment | |
US7274361B2 (en) | Display control device with multipurpose output driver | |
JP2004272184A (en) | Method of driving data through data driving circuit and data driving circuit | |
JP2005202408A (en) | Display device | |
CN103218985B (en) | Coffret and transmission method and drive circuit thereof and display device and electronic installation | |
US20070063954A1 (en) | Apparatus and method for driving a display panel | |
US20110025656A1 (en) | Apparatus and method for driving a display panel | |
US7755590B2 (en) | Liquid crystal display device and method of driving the same | |
US20060198009A1 (en) | Reference voltage generation circuit, display driver, electro-optical device, and electronic instrument | |
JP4375410B2 (en) | Display device and display drive circuit | |
US20220392386A1 (en) | Data driving device and data processing device operating in low power mode | |
JP4195429B2 (en) | Serial protocol panel display system, source driver, and gate driver | |
US6765980B2 (en) | Shift register | |
TW200302451A (en) | Integrated circuit free from accumulation of duty ratio errors | |
US20090189880A1 (en) | Source driving circuit | |
US20070139349A1 (en) | Driving ic for a display device | |
US20070290978A1 (en) | Timing controller for controlling pixel level multiplexing display panel | |
US7233272B1 (en) | Digital data driver and display device using the same | |
US20060050034A1 (en) | Apparatus for controlling color liquid crystal display and method thereof | |
CN103137058A (en) | Image display system and grid drive circuit |
Legal Events
Date | Code | Title | Description |
---|---|---|---|
AS | Assignment |
Owner name: NOVATEK MICROELECTRONICS CORP., TAIWAN Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:CHUANG, CHIH-CHIANG;REEL/FRAME:018569/0715 Effective date: 20061023 |
|
ZAAA | Notice of allowance and fees due |
Free format text: ORIGINAL CODE: NOA |
|
ZAAB | Notice of allowance mailed |
Free format text: ORIGINAL CODE: MN/=. |
|
STCF | Information on status: patent grant |
Free format text: PATENTED CASE |
|
FPAY | Fee payment |
Year of fee payment: 4 |
|
MAFP | Maintenance fee payment |
Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY Year of fee payment: 8 |
|
FEPP | Fee payment procedure |
Free format text: MAINTENANCE FEE REMINDER MAILED (ORIGINAL EVENT CODE: REM.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
LAPS | Lapse for failure to pay maintenance fees |
Free format text: PATENT EXPIRED FOR FAILURE TO PAY MAINTENANCE FEES (ORIGINAL EVENT CODE: EXP.); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY |
|
STCH | Information on status: patent discontinuation |
Free format text: PATENT EXPIRED DUE TO NONPAYMENT OF MAINTENANCE FEES UNDER 37 CFR 1.362 |
|
FP | Lapsed due to failure to pay maintenance fee |
Effective date: 20240110 |