Search Images Maps Play YouTube News Gmail Drive More »
Sign in
Screen reader users: click this link for accessible mode. Accessible mode has the same essential features but works better with your reader.

Patents

  1. Advanced Patent Search
Publication numberUS20050023594 A1
Publication typeApplication
Application numberUS 10/931,365
Publication date3 Feb 2005
Filing date31 Aug 2004
Priority date5 Jun 2002
Also published asUS7205218, US8093638, US20030228747, US20070111544
Publication number10931365, 931365, US 2005/0023594 A1, US 2005/023594 A1, US 20050023594 A1, US 20050023594A1, US 2005023594 A1, US 2005023594A1, US-A1-20050023594, US-A1-2005023594, US2005/0023594A1, US2005/023594A1, US20050023594 A1, US20050023594A1, US2005023594 A1, US2005023594A1
InventorsKie Ahn, Leonard Forbes
Original AssigneeMicron Technology, Inc.
Export CitationBiBTeX, EndNote, RefMan
External Links: USPTO, USPTO Assignment, Espacenet
Pr2O3-based la-oxide gate dielectrics
US 20050023594 A1
Abstract
A dielectric film having a layer of Pr2O3 and a layer of another lanthanide oxide, and a method of fabricating such a dielectric film produce a reliable gate dielectric with a equivalent oxide thickness thinner than attainable using SiO2. A gate dielectric is formed as a nanolaminate of Pr2O3 and a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3 by electron beam evaporation. These gate dielectrics having a lanthanide oxide nanolaminate are thermodynamically stable such that the nanolaminate forming the gate dielectric will have minimal reactions with a silicon substrate or other structures during processing.
Images(5)
Previous page
Next page
Claims(62)
1. An electronic device comprising:
a substrate; and
a dielectric layer, the dielectric layer including:
a layer of Pr2O3; and
a layer of another lanthanide oxide disposed on the layer of Pr2O3.
2. The electronic device of claim 1, wherein the layer of Pr2O3 and the layer of another lanthanide oxide include a nanolaminate of Pr2O3 and the other lanthanide oxide.
3. The electronic device of claim 1, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
4. The electronic device of claim 3, wherein the dielectric layer has an effective dielectric constant ranging from about 11 to about 15.
5. The electronic device of claim 1, wherein the dielectric layer has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the other lanthanide oxide.
6. The electronic device of claim 1, wherein the dielectric layer further includes one or more additional layers of a lanthanide oxide, each of the additional layers of lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
7. The electronic device of claim 6, wherein the dielectric layer has an equivalent oxide thickness less than or equal to about 14 Å.
8. The electronic device of claim 1, wherein the dielectric layer is disposed in a transistor.
9. The electronic device of claim 1, wherein the dielectric layer is disposed in a memory.
10. The electronic device of claim 1, wherein the electronic device is configured in an electronic system.
11. A transistor comprising:
a body region on a substrate between a first and a second source/drain regions;
a film containing Pr2O3 and another lanthanide oxide on the body region between the first and second source/drain regions; and
a gate coupled to the film;
the film being formed by a method including:
forming a layer of Pr2O3 onto the body region; and
forming a layer of another lanthanide oxide onto the layer of Pr2O3.
12. The transistor of claim 11, wherein the film includes a nanolaminate of Pr2O3 and the other lanthanide oxide.
13. The transistor of claim 11, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
14. The transistor of claim 13, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
15. The transistor of claim 11, wherein forming a layer of Pr2O3 and forming a layer of another lanthanide oxide includes forming both layers by electron beam evaporation.
16. A transistor comprising:
a body region on a substrate between a first and a second source/drain regions;
a film containing a layer of Pr2O3 and a layer of another lanthanide oxide on the body region between the first and second source/drain regions; and
a gate coupled to the film.
17. The transistor of claim 16, wherein the layer of Pr2O3 and the layer of the other lanthanide oxide include a nanolaminate of Pr2O3 and the other lanthanide oxide.
18. The transistor of claim 16, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
19. The transistor of claim 18, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
20. The transistor of claim 18, wherein the film further includes one or more additional layers of a lanthanide oxide, each of the additional layers of a lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
21. The transistor of claim 16, wherein the dielectric layer has an effective dielectric constant ranging from about 11 to about 15.
22. The transistor of claim 16, wherein the dielectric layer has an equivalent oxide thickness less than or equal to about 14 Å.
23. A transistor comprising:
a body region on a substrate between a first and a second source/drain regions;
a gate dielectric disposed on the body region;
a floating gate disposed on the gate dielectric;
a control gate; and
a floating gate dielectric interposed between the floating gate and the control gate, wherein at least one of the gate dielectric and the floating gate dielectric includes a film containing Pr2O3 and another lanthanide oxide;
the film being formed by a method including:
forming a layer of Pr2O3; and
forming a layer of another lanthanide oxide onto the layer of Pr2O3.
24. The transistor of claim 23, wherein the film is configured as the gate dielectric.
25. The transistor of claim 23, wherein the film is configured as the floating gate dielectric.
26. The transistor of claim 23, wherein the film includes a nanolaminate of Pr2O3 and the other lanthanide oxide.
27. The transistor of claim 23, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
28. The transistor of claim 23, wherein forming a layer of Pr2O3 and forming a layer of another lanthanide oxide includes forming both layers by electron beam evaporation.
29. A transistor comprising:
a body region on a substrate between a first and a second source/drain regions;
a gate dielectric disposed on the body region;
a floating gate disposed on the gate dielectric;
a control gate; and
a floating gate dielectric interposed between the floating gate and the control gate, wherein at least one of the gate dielectric and the floating gate dielectric includes a film containing Pr2O3 and another lanthanide oxide.
30. The transistor of claim 29, wherein the film is configured as the gate dielectric.
31. The transistor of claim 29, wherein the film is configured as the floating gate dielectric.
32. The transistor of claim 29, wherein the layer of Pr2O3 and the layer of the other lanthanide oxide include a nanolaminate of Pr2O3 and the other lanthanide oxide.
33. The transistor of claim 29, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
34. The transistor of claim 33, wherein the film further includes one or more additional layers of a lanthanide oxide, each of the additional layers of a lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
35. A memory having a memory array comprising:
a number of access transistors, each access transistor including a gate coupled to a film containing Pr2O3 and another lanthanide oxide, the film formed on a body region on a substrate between a first and a second source/drain regions;
a number of word lines coupled to a number of the gates of the number of access transistors;
a number of source lines coupled to a number of the first source/drain regions of the number of access transistors; and
a number of bit lines coupled to a number of the second source/drain regions of the number of access transistors;
the film being formed by a method including:
forming a layer of Pr2O3 onto the body region; and
forming a layer of another lanthanide oxide onto the layer of Pr2O3.
36. The memory of claim 35, wherein the film includes a nanolaminate of Pr2O3 and the other lanthanide oxide.
37. The memory of claim 35, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
38. The memory of claim 37, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
39. The memory of claim 35, wherein forming a layer of Pr2O3 and forming a layer of another lanthanide oxide includes forming both layers by electron beam evaporation.
40. A memory having a memory array comprising:
a number of transistors, each transistor including a gate coupled to a film containing a layer of Pr2O3 and a layer of another lanthanide oxide, the film disposed above a body region on a substrate between a first and a second source/drain regions;
a number of word lines coupled to a number of the gates of the number of transistors;
a number of source lines coupled to a number of the first source/drain regions of the number of transistors; and
a number of bit lines coupled to a number of the second source/drain regions of the number of transistors.
41. The memory of claim 40, wherein the film is configured as a floating gate dielectric and the gate is configured as a control gate.
42. The memory of claim 40, wherein the film is configured as a gate dielectric and the gate is configured as a control gate.
43. The memory of claim 40, wherein the layer of Pr2O3 and the layer of the other lanthanide oxide include a nanolaminate of Pr2O3 and the other lanthanide oxide.
44. The memory of claim 40, wherein the layer of another lanthanide oxide includes a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
45. The memory of claim 44, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
46. The memory of claim 40, wherein the dielectric layer has an effective dielectric constant ranging from about 11 to about 15.
47. The memory of claim 40, wherein the dielectric layer has an equivalent oxide thickness less than or equal to about 14 Å.
48. The memory of claim 40, the film further includes one or more additional layers of a lanthanide oxide, each of the additional layers of a lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
49. An electronic system comprising:
a processor;
a memory having a memory array, the memory array including:
a number of access transistors, each access transistors having a gate coupled to a film containing Pr2O3 and another lanthanide oxide, the film located on a body region on a substrate between a first and a second source/drain regions;
a number of word lines coupled to a number of the gates of the number of access transistors;
a number of source lines coupled to a number of the first source/drain regions of the number of access transistors;
a number of bit lines coupled to a number of the second source/drain regions of the number of access transistors; and
a system bus that couples the processor to the memory;
the film being formed by a method including:
forming a layer of Pr2O3 onto the body region; and
forming a layer of another lanthanide oxide onto the layer of Pr2O3.
50. The electronic system of claim 49, wherein the film includes a nanolaminate of Pr2O3 and the other lanthanide oxide.
51. The electronic system of claim 49, wherein forming a layer of another lanthanide oxide includes forming a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
52. The electronic system of claim 51, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
53. The electronic system of claim 49, wherein forming a layer of Pr2O3 and forming a layer of another lanthanide oxide includes forming both layers by electron beam evaporation.
54. An electronic system comprising:
a processor; and
a memory having a memory array, the memory array including:
a number of transistors, each transistors having a gate coupled to a film containing a layer of Pr2O3 and a layer of another lanthanide oxide, the film disposed above a body region on a substrate between a first and a second source/drain regions;
a number of word lines coupled to a number of the gates of the number of transistors;
a number of source lines coupled to a number of the first source/drain regions of the number of transistors;
a number of bit lines coupled to a number of the second source/drain regions of the number of transistors; and
a system bus that couples the processor to the memory.
55. The electronic system of claim 54, wherein the film is configured as a floating gate dielectric and the gate is configured as a control gate.
56. The electronic system of claim 54, wherein the film is configured as a gate dielectric and the gate is configured as a control gate.
57. The electronic system of claim 54, wherein the film includes a nanolaminate of Pr2O3 and the other lanthanide oxide.
58. The electronic system of claim 54, wherein forming a layer of another lanthanide oxide includes forming a layer of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
59. The electronic system of claim 58, wherein the film has an effective dielectric constant ranging from a dielectric constant of Pr2O3 to a dielectric constant of the selected lanthanide oxide.
60. The electronic system of claim 58, wherein the film further includes one or more additional layers of a lanthanide oxide, each of the additional layers of a lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3.
61. The electronic system of claim 54, wherein the dielectric layer has an effective dielectric constant ranging from about 11 to about 15.
62. The electronic system of claim 54, wherein the dielectric layer has an equivalent oxide thickness less than or equal to about 14 Å.
Description
    RELATED APPLICATIONS
  • [0001]
    This application is a divisional under 37 C.F.R. 1.53(b) of U.S. Ser. No. 10/163,686 filed on Jun. 5, 2002, which application is incorporated herein by reference.
  • [0002]
    This application is related to the following, co-pending, commonly assigned applications, incorporated herein by reference: U.S. application Ser. No. 10/027,315 filed Dec. 20, 2001, entitled: “Low-Temperature Grown High-Quality Ultra-Thin Praseodymium Gate Dielectrics.”
  • FIELD OF THE INVENTION
  • [0003]
    The invention relates to semiconductor devices and device fabrication. Specifically, the invention relates to gate dielectric layers of transistor devices and their method of fabrication.
  • BACKGROUND OF THE INVENTION
  • [0004]
    The semiconductor device industry has a market driven need to improve speed performance, improve its low static (off-state) power requirements, and adapt to a wide range of power supply and output voltage requirements for it silicon based microelectronic products. In particular, in the fabrication of transistors, there is continuous pressure to reduce the size of devices such as transistors. The ultimate goal is to fabricate increasingly smaller and more reliable integrated circuits (ICs) for use in products such as processor chips, mobile telephones, or memory devices such as DRAMs. The smaller devices are frequently powered by batteries, where there is also pressure to reduce the size of the batteries, and to extend the time between battery charges. This forces the industry to not only design smaller transistors, but to design them to operate reliably with lower power supplies.
  • [0005]
    Currently, the semiconductor industry relies on the ability to reduce or scale the dimensions of its basic devices, primarily, the silicon based metal-oxide-semiconductor field effect transistor (MOSFET). A common configuration of such a transistor is shown in FIG. 1. While the following discussion uses FIG. 1 to illustrate a transistor from the prior art, one skilled in the art will recognize that the present invention could be incorporated into the transistor shown in FIG. 1 to form a novel transistor according to the invention. The transistor 100 is fabricated in a substrate 110 that is typically silicon, but could be fabricated from other semiconductor materials as well. The transistor 100 has a first source/drain region 120 and a second source/drain region 130. A body region 132 is located between the first source/drain region and the second source/drain region, where the body region 132 defines a channel of the transistor with a channel length 134. A gate dielectric, or gate oxide 140 is located on the body region 132 with a gate 150 located over the gate dielectric. Although the gate dielectric can be formed from materials other than oxides, the gate dielectric is typically an oxide, and is commonly referred to as a gate oxide. The gate may be fabricated from polycrystalline silicon (polysilicon), or other conducting materials such as metal may be used.
  • [0006]
    In fabricating transistors to be smaller in size and reliably operating on lower power supplies, one important design criteria is the gate dielectric 140. The mainstay for forming the gate dielectric has been silicon dioxide, SiO2. A thermally grown amorphous SiO2 layer provides an electrically and thermodynamically stable material, where the interface of the SiO2 layer with underlying Si provides a high quality interface as well as superior electrical isolation properties. In typical processing, use of SiO2 on Si has provided defect charge densities on the order of 1010/cm2, midgap interface state densities of approximately 1010/cm2 eV, and breakdown voltages in the range of 15 MV/cm. With such qualities, there would be no apparent need to use a material other than SiO2, but increased scaling and other requirements for gate dielectrics create the need to find other dielectric materials to be used for a gate dielectric.
  • [0007]
    What is needed is an alternate dielectric material for forming a gate dielectric that has a high dielectric constant relative to SiO2, and is thermodynamically stable with respect to silicon such that forming the dielectric on a silicon layer will not result in SiO2 formation, or diffusion of material, such as dopants, into the gate dielectric from the underlying silicon layer.
  • SUMMARY OF THE INVENTION
  • [0008]
    A solution to the problems as discussed above is addressed in embodiments according to the teachings of the present invention. In one embodiment, a method of forming a gate dielectric includes forming a layer of Pr2O3 on a substrate and forming a layer of another lanthanide oxide onto the layer of Pr2O3. This second layer is formed of a lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3. Further, the layer of Pr2O3 and the layer of the lanthanide oxide can be formed as a nanolaminate. Advantageously, a gate dielectric formed as a combination of layers of Pr2O3 and another lanthanide oxide has a larger dielectric constant than silicon dioxide, a relatively small leakage current, and good stability with respect to a silicon based substrate. Embodiments according to the teachings of the present invention include forming transistors, memory devices, and electronic systems.
  • [0009]
    Other embodiments include structures for transistors, memory devices, and electronic systems with dielectric gates of layers of Pr2O3 and another lanthanide oxide. Such dielectric gates provide a significantly thinner equivalent oxide thickness compared with a silicon oxide gate having the same physical thickness. Alternatively, such dielectric gates provide a significantly thicker physical thickness than a silicon oxide gate having the same equivalent oxide thickness.
  • [0010]
    These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • [0011]
    FIG. 1 depicts a common configuration of a transistor.
  • [0012]
    FIG. 2 depicts an embodiment of a deposition process for forming a gate dielectric using electron beam evaporation according to the teachings of the present invention.
  • [0013]
    FIG. 3 depicts an embodiment of another configuration of a transistor capable of being fabricated according to the teachings of the present invention.
  • [0014]
    FIG. 4 illustrates a perspective view of an embodiment of a personal computer incorporating devices made according to the teachings of the present invention.
  • [0015]
    FIG. 5 illustrates a schematic view of an embodiment of a processing unit incorporating devices made according to the teachings of the present invention.
  • [0016]
    FIG. 6 illustrates a schematic view of an embodiment of a DRAM memory device according to the teachings of the present invention.
  • DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS
  • [0017]
    In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention.
  • [0018]
    The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form the integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors.
  • [0019]
    The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
  • [0020]
    A gate dielectric 140 of FIG. 1, when operating in a transistor, has both a physical gate dielectric thickness and an equivalent oxide thickness (teq). The equivalent oxide thickness quantifies the electrical properties, such as capacitance, of a gate dielectric 140 in terms of a representative physical thickness. teq is defined as the thickness of a theoretical SiO2 layer that would be required to have the same capacitance density as a given dielectric, ignoring leakage current and reliability considerations.
  • [0021]
    A SiO2 layer of thickness, t, deposited on a Si surface as a gate dielectric will also have a teq larger than its thickness, t. This teq results from the capacitance in the surface channel on which the SiO2 is deposited due to the formation of a depletion/inversion region. This depletion/inversion region can result in teq being from 3 to 6 Angstroms (Å) larger than the SiO2 thickness, t. Thus, with the semiconductor industry driving to someday scale the gate dielectric equivalent oxide thickness, teq, to under 10 Å, the physical thickness requirement for a SiO2 layer used for a gate dielectric would be need to be approximately 4 to 7 Å.
  • [0022]
    Additional requirements on a SiO2 layer would depend on the gate electrode used in conjunction with the SiO2 gate dielectric. Using a conventional polysilicon gate would result in an additional increase in teq for the SiO2 layer. This additional thickness could be eliminated by using a metal gate electrode, though metal gates are not currently used in complementary metal-oxide-semiconductor field effect transistor (CMOS) technology. Thus, future devices would be designed towards a physical SiO2 gate dielectric layer of about 5 Å or less. Such a small thickness requirement for a SiO2 oxide layer creates additional problems.
  • [0023]
    Silicon dioxide is used as a gate dielectric, in part, due to its electrical isolation properties in a SiO2—Si based structure. This electrical isolation is due to the relatively large band gap of SiO2 (8.9 eV) making it a good insulator from electrical conduction. Signification reductions in its band gap would eliminate it as a material for a gate dielectric. As the thickness of a SiO2 layer decreases, the number of atomic layers, or monolayers of the material in the thickness decreases. At a certain thickness, the number of monolayers will be sufficiently small that the SiO2 layer will not have a complete arrangement of atoms as in a larger or bulk layer. As a result of incomplete formation relative to a bulk structure, a thin SiO2 layer of only one or two monolayers will not form a full band gap. The lack of a full band gap in a SiO2 gate dielectric would cause an effective short between an underlying Si channel and an overlying polysilicon gate. This undesirable property sets a limit on the physical thickness to which a SiO2 layer can be scaled. The minimum thickness due to this monolayer effect is thought to be about 7-8 Å. Therefore, for future devices to have a teq less than about 10 Å, other dielectrics than SiO2 need to be considered for use as a gate dielectric.
  • [0024]
    For a typical dielectric layer used as a gate dielectric, the capacitance is determined as one for a parallel plate capacitance: C=κε0A/t, where κ is the dielectric constant, ε0 is the permittivity of free space, A is the area of the capacitor, and t is the thickness of the dielectric. The thickness, t, of a material is related to teq for a given capacitance with the dielectric constant of SiO2, κox=3.9, associated with teq, as
    t=(κ/κox)teq=(κ/3.9)teq.
    Thus, materials with a dielectric constant greater than that of SiO2, 3.9, will have a physical thickness that can be considerably larger than a desired teq, while providing the desired equivalent oxide thickness. For example, an alternate dielectric material with a dielectric constant of 10 could have a thickness of about 25.6 Å to provide a teq of 10 Å, not including any depletion/inversion layer effects. Thus, the reduced equivalent oxide thickness of transistors can be realized by using dielectric materials with higher dielectric constants than SiO2.
  • [0026]
    The thinner equivalent oxide thickness, teq required for lower transistor operating voltages and smaller transistor dimensions may be realized by a significant number of materials, but additional fabricating requirements makes determining a suitable replacement for SiO2 difficult. The current view for the microelectronics industry is still for Si based devices. This requires that the gate dielectric employed be grown on a silicon substrate or silicon layer, which places significant restraints on the substitute dielectric material. During the formation of the dielectric on the silicon layer, there exists the possibility that a small layer of SiO2 could be formed in addition to the desired dielectric. The result would effectively be a dielectric layer consisting of two sublayers in parallel with each other and the silicon layer on which the dielectric is formed. In such a case, the resulting capacitance would be that of two dielectrics in series. As a result, the teq of the dielectric layer would be the sum of the SiO2 thickness and a multiplicative factor of the thickness, t, of the dielectric being formed, written as
    t eq =t SiO2+(κox/κ)t.
    Thus, if a SiO2 layer is formed in the process, the teq is again limited by a SiO2 layer. In the event that a barrier layer is formed between the silicon layer and the desired dielectric in which the barrier layer prevents the formation of a SiO2 layer, the teq would be limited by the layer with the lowest dielectric constant. However, whether a single dielectric layer with a high dielectric constant or a barrier layer with a higher dielectric constant than SiO2 is employed, the layer interfacing with the silicon layer must provide a high quality interface to maintain a high channel carrier mobility.
  • [0028]
    One of the advantages using SiO2 as a gate dielectric has been that the formation of the SiO2 layer results is an amorphous gate dielectric. Having an amorphous structure for a gate dielectric is advantageous because grain boundaries in polycrystalline gate dielectrics provide high leakage paths. Additionally, grain size and orientation changes throughout a polycrystalline gate dielectric can cause variations in the film's dielectric constant. The abovementioned material properties, including structure, are for the materials in a bulk form. Many materials having the advantage of a high dielectric constant relative to SiO2 also have the disadvantage of a crystalline form, at least in a bulk configuration. The best candidates for replacing SiO2 as a gate dielectric are those with high dielectric constant, which can be fabricated as a thin layer with an amorphous form.
  • [0029]
    One candidate for forming gate dielectrics is Pr2O3. In co-pending, commonly assigned U.S. patent applications: entitled “Low-Temperature Grown High-Quality Ultra-Thin Praseodymium Gate Dielectrics,” attorney docket no. 1303.033US1, Ser. No. 10/027,315, Pr2O3 is disclosed as a replacement for SiO2 in forming gate dielectrics and other dielectric films in electronic devices such as MOS transistors. Additionally, in a recent article by H. J. Osten et al., Technical Digest of IEDM, pp. 653-656 (2000), crystalline praseodymium oxide on silicon was reported to have outstanding dielectric properties.
  • [0030]
    However, in a recent article by H. Zhang et al., Journal of the Electrochemical Societ, 148 (4) pp. F63-F66 (2001), it was noted that dielectric layers using high-κ materials tend to have a narrower bandgap. The article reported investigating the use of nanolaminates of ZrO2/HfO2, ZrO2/Ta2O5, and Ta2O5/HfO2, instead of a single layer of either Ta2O5, ZrO2, or HfO2. Each nanolaminate, that is, a composite of thin alternating layers of insulators, was grown using Atomic Layer Deposition. The dielectric layers formed of these nanolaminates were reported to have a dielectric constant in the range of 9 to 16, providing a teq reduction factor of about 3 relative to SiO2.
  • [0031]
    Embodiments according to the teachings of the present invention provide a novel set of dielectric structures for replacing SiO2 as a gate dielectric and as other dielectrics requiring an ultra-thin equivalent oxide thicknesses, teq. Dielectric layers containing layers of Pr2O3 and another lanthanide oxide for use as the replacement dielectric are formed in various embodiments. In one embodiment, a dielectric layer is grown by forming a layer of Pr2O3 on a substrate and forming a layer of another lanthanide oxide onto the layer of Pr2O3. In another embodiment, forming a layer of Pr2O3 on a substrate and forming a layer of another lanthanide oxide onto the layer of Pr2O3 is controlled to form a thin layer of each material with the combination of the two alternating layers of insulators forming a nanolaminate. The other lanthanide oxide used to form the nanolaminate is selected from a group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3. Alternately, the nanolaminate formed as the dielectric layer can be formed from multiple alternating thin layers of lanthanide oxides with the initial layer deposited being a layer of Pr2O3. Advantageously, using Pr2O3 for the initial layer provides a thin amorphous layer or region at the surface of a silicon based substrate.
  • [0032]
    By forming the dielectric layer as a nanolaminate, the dielectric layer can be grown as a composite whose insulating properties can be adjusted. The engineering of the nanolaminate allows the formation of a dielectric layer with a dielectric constant ranging between the values of the dielectric constants of the lanthanide oxides which form the dielectric layer. However, in many cases the dielectric layer will have an effective dielectric constant less than the dielectric constant of the lanthanide oxides used to form the dielectric layer. This reduction in the effective dielectric constant is due to interfacial layers formed between the silicon substrate surface and the first lanthanide oxide layer of the nanolaminate.
  • [0033]
    In one embodiment, a nanolaminate is grown by forming a layer of Pr2O3 on a substrate by electron beam evaporation. Subsequently, a layer of another lanthanide oxide is formed onto the layer of Pr2O3 also by electron beam evaporation. The resulting nanolaminate has a total thickness which is about the same as the thickness of the initial layer of Pr2O3 formed on the substrate. Thus, each layer in the nanolaminate is reduced to one-half the original thickness deposited. Such films are uniformly produced with a teq less than 20 Å, typically with about a teq of about 14 Å.
  • [0034]
    FIG. 2 depicts an embodiment of a deposition process for forming a gate dielectric using electron beam evaporation according to the teachings of the present invention. This process can be used to deposit a material forming a film containing a layer of Pr2O3 and a layer of another lanthanide oxide on a surface such as a body region of a transistor. In FIG. 2, a substrate 210 is placed inside a deposition chamber 260. The substrate in this embodiment is masked by a first masking structure 270 and a second masking structure 271. In this embodiment, the unmasked region 233 includes a body region of a transistor, however one skilled in the art will recognize that other semiconductor device structures may utilize this process. Also located within the deposition chamber 260 is an electron gun 263 and a target 261. The electron gun 263 provides an electron beam 264 directed at target 261 containing a source material for forming Pr2O3 and other lanthanide oxides on the unmasked region 233 of the substrate 210. The electron gun 263 includes a rate monitor for controlling the rate of evaporation of the material in the target 261 at which the electron beam 264 is directed. For convenience, control displays and necessary electrical connections as are known to those skilled in the art are not shown in FIG. 2. Alternatively, a chamber can be used with multiple electron guns, where each electron gun is directed to different targets containing sources to form selected lanthanide oxides to be used at different times in the process.
  • [0035]
    During the evaporation process, the electron gun 263 generates an electron beam 264 that hits target 261. In one embodiment, target 261 contains a ceramic Pr6O11 source, which is evaporated due to the impact of the electron beam 264. The evaporated material 268 is then distributed throughout the chamber 260. A dielectric layer of Pr2O3 is grown forming a film 240 on the surface of the exposed body region 233 that it contacts. The growth rate can vary with a typical rate of 0.1 Å/s. The resultant Pr2O3 layer includes a thin amorphous interfacial layer of about 0.5 nm thickness separating a crystalline layer of Pr2O3 from the substrate on which it is grown. This thin amorphous layer is beneficial in reducing the number of interface charges and eliminating any grain boundary paths for conductance from the substrate. Other source materials can be used for forming the Pr2O3 layer, as are known to those skilled in the art.
  • [0036]
    Subsequent to the formation of the Pr2O3 layer, another lanthanide oxide is deposited on the film 240 converting the film 240 from a Pr2O3 layer to a nanolaminate of Pr2O3 and the other lanthanide oxide. The other lanthanide oxide is selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3. Depending on the lanthanide oxide selected to form the nanolaminate, a corresponding source material is used in the target 261 for electron beam evaporation. The source material for the particular lanthanide oxide is chosen from commercial materials for forming the lanthanide oxide by electron bean evaporation, as is known by those skilled in the art.
  • [0037]
    After forming the nanolaminate, the structure is annealed briefly at 600 C. As a result of this brief anneal, there is no significant hysteresis in capacitance-voltage (C-V) measurements. Further, the nanolaminates can be annealed up to 1000 C. for 15 seconds with no degradation in electrical properties. In one embodiment, such films have a teq of 14 Å with a leakage current of approximately 510−9 Å/cm2 at a gate voltages of 1 V, with a dielectric constant ranging from the dielectric constant of a Pr2O3 film on silicon, 31, to the dielectric constant of the other selected lanthanide oxide. Advantageously, this leakage current is at least 104 times lower that the best published value of HfO2 or ZrO2 films with the same teq and a 3 nm thick SiO2 layer.
  • [0038]
    In one embodiment alternating layers of Pr2O3 and another selected lanthanide oxide are formed by controlled electron beam evaporation providing layers of material of predetermined thickness. This control allows the engineering of a dielectric with a predetermined thickness, and composition. Through evaluation of different lanthanide oxides at various thicknesses and number of layers, a dielectric layer with a predetermined teq in a narrow range of values can be grown. Alternately, after forming a Pr2O3 layer and a layer of another lanthanide oxide, additional layers of additional lanthanide oxides can be formed. Each layer of an additional lanthanide oxide selected from a group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3. Consequently, a dielectric layer can be engineered with electrical characteristics suited for a given application. These electrical characteristics include teq and leakage current. A teq of less than 20 Å can be obtained with typically sizes about of about 14 Å to 8.5 Å.
  • [0039]
    In another embodiment, nanolaminates of lanthanide oxides are formed by electron beam evaporation. The lanthanide oxides used in these nanolaminates are chosen from the group consisting of Pr2O3, Nd2O3, Sm2O3, Gd2O3, and Dy2O3. The structure of the nanolaminates can be varied with any one of the group used as the initial layer formed on a substrate. Typically, the substrate is silicon based, since these lanthanide oxides are thermodynamically stable with respect to formation on a silicon surface. In an alternate embodiment, lanthanide oxide nanolaminates are formed by atomic layer deposition.
  • [0040]
    The Pr2O3 film formed on a silicon has a dielectric constant of about 31 when formed with little or no interfacial layer between the Pr2O3 film and the substrate. The dielectric constants for the other lanthanide oxides are also in the range of 25-30. As a result, a dielectric layer grown by forming a nanolaminate of lanthanide oxides has a dielectric constant in the range of about 25 to about 31. However, with an interfacial layer formed between the surface of the substrate and the first lanthanide oxide, the teq of the dielectric layer is the teq of the interfacial layer in parallel with the lanthanide oxide nanolaminate. Thus, the dielectric layer formed having an interfacial layer between the substrate on which it is grown and a lanthanide oxide nanolaminate can have an effective dielectric constant considerably less than a dielectric constant associated with a nanolaminate of lanthanide oxides. This is dependent upon the dielectric constant of the interfacial material being considerably less than the dielectric constant of the lanthanide oxides used to form the nanolaminate.
  • [0041]
    As previously noted above, a Pr2O3 layer can be formed on a silicon based substrate having a dielectric constant of about 31 with an interfacial layer of about 0.5 nm (5 Å). In another embodiment, for an interfacial layer of about 10.7 Å, an effective dielectric constant for a thin layer of Pr2O3 on silicon is about 15. Similar effective dielectric constants are associated with thin layers of Nd2O3, Sm2O3, Gd2O3, and Dy2O3 oxides on silicon. For example, a thin layer of Nd2O3 has an effective dielectric constant of about 12.9 with an interfacial layer of about 8.2 Å, a thin layer of Sm2O3 has an effective dielectric constant of about 11.4 with an interfacial layer of about 5.5 Å, a thin layer of Gd2O3 has an effective dielectric constant of about 13.9 with an interfacial layer of about 10 Å, and a thin layer of Dy2O3 has an effective dielectric constant of about 14.3 with an interfacial layer of about 12 Å. Lanthanide oxides grown on silicon with these reduced effective dielectric constants and corresponding interfacial layers can be attained with a teq equal to about 13 Å for Pr2O3, about 12.4 Å for Nd2O3, about 12.2 Å for Sm2O3, about 13 Å for Gd2O3, and about 13.3 Å for Dy2O3. Consequently, nanolaminates of these lanthanide oxides can be formed with an effective dielectric constants in the range of 11 to 15 and a teq in the range of about 12 Å to about 14 Å.
  • [0042]
    The formation of the interfacial layer is one factor in determining how thin a layer can be grown. An interfacial layer can be SiO2 for many processes forming a non-SiO2 dielectric on a silicon substrate. However, advantageously, in an embodiment forming a lanthanide oxide nanolaminate with an initial layer of Pr2O3, a thin amorphous interfacial layer is formed that is not a SiO2 layer. Typically, this interfacial layer is either an amorphous layer primarily of Pr2O3 formed between the silicon substrate and a crystalline form of Pr2O3, or a layer of Pr—Si—O silicate. The dielectric constant for Pr—Si—O silicate is significantly greater than SiO2, but not as high as Pr2O3.
  • [0043]
    Another factor setting a lower limit for the scaling of a dielectric layer is the number of monolayers of the dielectric structure necessary to develop a full band gap such that good insulation is maintained between an underlying silicon layer and an overlying conductive layer on the dielectric layer or film. This requirement is necessary to avoid possible short circuit effects between the underlying silicon layer and the overlying conductive layer used. In one embodiment, for a 0.5 nm interfacial layer and several monolayers of lanthanide grown, an expected lower limit for the physical thickness of a dielectric layer grown by forming a lanthanide oxide nanolaminate is anticipated to be in about the 2-4 nm range. Consequently, typical dielectric layers or films can be grown by forming lanthanide oxide nanolaminates having physical thickness in the range of 4 to 10 nm. The number of layers used, the thickness of each layer, and the lanthanide oxide used for each layer can be engineered to provide the desired electrical characteristics. Pr2O3 used as the initial layer is expected to provide excellent overall results with respect to reliability, current leakage, and ultra-thin teq.
  • [0044]
    Alternate embodiments include forming lanthanide oxide nanolaminates by electron beam evaporation with target material to form Pr2O3 other than Pr6O11, forming lanthanide oxide nanolaminates by atomic layer deposition, and electron beam evaporation forming lanthanide oxide nanolaminates with initial layers of a lanthanide oxide other than Pr2O3. The physical thicknesses can range from about 2 nm to about 10 nm with typical thickness ranging from about 4 nm to about 10 nm. Such layers have an effective dielectric constant ranging from 11 to 31, where a layer with a typical interfacial layer has an effective dielectric constant in the range 11 to 16 and a layer with a significantly thin interfacial layer can attain an effective dielectric constant in the range 25 to 31. Consequently, a range for the equivalent oxide thickness of a dielectric layer formed as a lanthanide oxide nanolaminate can be engineered over a significant range. The expected teq ranges for various effective dielectric constants are shown in the following
    Physical Physical Physical Physical
    Thickness Thickness Thickness Thickness
    t = 0.5 nm t = 1.0 nm t = 2.0 nm t = 10 nm
    (5 Å) (10 Å) (20 Å) (100 Å)
    κ teq (Å) teq (Å) teq (Å) teq (Å)
    11 1.77 3.55 7.09 35.45
    12 1.63 3.25 6.50 32.50
    13 1.50 3.00 6.00 30.00
    14 1.39 2.79 5.57 27.86
    15 1.30 2.60 5.20 26.00
    16 1.22 2.44 4.88 24.38
    20 0.98 1.95 3.90 19.50
    25 0.78 1.56 3.12 15.60
    31 0.63 1.26 2.52 12.58

    As noted previously, various embodiments provide a typical teq of about 14 Å. With careful preparation and engineering of the lanthanide oxide nanolaminate limiting the size of interfacial regions, a teq down to 2.5 Å or lower is anticipated.
  • [0046]
    The novel process described above provides significant advantages by providing a straight forward method of forming dielectric layers having ultra-thin equivalent oxide thicknesses by electron beam evaporation. Praseodymium oxide-based nanolaminates provide excellent reliability characteristics, based on measurements of current density as a function of gate voltage and stress induced leakage currents for the lanthanide oxides which form the nanolaminates. The dielectric breakdown occurs a least above 43 MEV/cm. The lanthanide oxides forming the nanolaminates retain excellent J-V characteristics even after stress-induced electrical breakdown. Though the praseodymium oxide forming the first layer of the nanolaminate is epitaxially oriented with respect to a substrate on which it is formed, the praseodymium layer is separated from the substrate surface by a thin amorphous layer. Additionally, the novel process and novel dielectric layer structure can be implemented to form transistors, memory devices, and electronic systems including information handling devices.
  • [0047]
    A transistor 100 as depicted in FIG. 1 can be formed by forming a source/drain region 120 and another source/drain region 130 in a silicon based substrate 110 where the two source/drain regions 120, 130 are separated by a body region 132. The body region 132 separated by the source/drain 120 and the source/drain 130 defines a channel having a channel length 134. Pr2O3 is formed on the body region 132 by evaporation using a electron gun at a controlled rate. Subsequently, another lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3 is formed on the Pr2O3 layer by controlling a rate of electron beam evaporation. This controlled process forms a film 140 containing a nanolaminate of Pr2O3 and another lanthanide oxide on the body region 132. A gate 150 is formed over the gate dielectric 140. Typically, forming the gate 150 includes forming a polysilicon layer, though a metal gate can be formed in an alternative process. Forming the substrate, source/region regions, and the gate is performed using standard processes known to those skilled in the art. Additionally, the sequencing of the various elements of the process for forming a transistor is conducted with standard fabrication processes, also as known to those skilled in the art.
  • [0048]
    The method of forming lanthanide oxide nanolaminates for a gate dielectric is applied to other transistor structures having dielectric layers in various embodiments according to the teachings of the present invention. For example, the structure of FIG. 3 depicts a transistor 300 having a silicon based substrate 310 with two source/drain regions 320, 330 separated by a body region 332. The body region 332 between the two source/drain regions 320, 330 defines a channel region having a channel length 334. Located above the body region 332 is a stack 355 including a gate dielectric 340, a floating gate 352, a floating gate dielectric 342, and a control gate 350. The gate dielectric 340 can be formed as described above with the remaining elements of the transistor 300 formed using processes known to those skilled in the art. Alternately, both the gate dielectric 340 and the floating gate dielectric 342 can be formed by various embodiments in accordance with the present invention as described above.
  • [0049]
    Transistors created by the methods described above may be implemented into memory devices and electronic systems including information handling devices. Information handling devices having a dielectric layer containing a lanthanide oxide nanolaminate can be constructed using various embodiments of the methods described above. Such information devices include wireless systems, telecommunication systems, and computers. An embodiment of a computer having a dielectric layer containing a lanthanide oxide nanolaminate is shown in FIGS. 4-6 and described below. While specific types of memory devices and computing devices are shown below, it will be recognized by one skilled in the art that several types of memory devices and information handling devices utilize the invention.
  • [0050]
    A personal computer, as shown in FIGS. 4 and 5, include a monitor 400, keyboard input 402 and a processing unit 404. The processor unit 404 typically includes microprocessor 506, memory bus circuit 508 having a plurality of memory slots 512(a-n), and other peripheral circuitry 510. Peripheral circuitry 510 permits various peripheral devices 524 to interface processor-memory bus 520 over input/output (I/O) bus 522. The personal computer shown in FIGS. 4 and 5 also includes at least one transistor having a gate dielectric containing a lanthanide oxide nanolaminate in an embodiment according to the teachings of the present invention.
  • [0051]
    Microprocessor 506 produces control and address signals to control the exchange of data between memory bus circuit 508 and microprocessor 506 and between memory bus circuit 508 and peripheral circuitry 510. This exchange of data is accomplished over high speed memory bus 520 and over high speed I/O bus 522.
  • [0052]
    Coupled to memory bus 520 are a plurality of memory slots 512(a-n) which receive memory devices well known to those skilled in the art. For example, single in-line memory modules (SIMMs) and dual in-line memory modules (DIMMs) may be used in the implementation of the present invention.
  • [0053]
    These memory devices can be produced in a variety of designs which provide different methods of reading from and writing to the dynamic memory cells of memory slots 512. One such method is the page mode operation. Page mode operations in a DRAM are defined by the method of accessing a row of a memory cell arrays and randomly accessing different columns of the array. Data stored at the row and column intersection can be read and output while that column is accessed. Page mode DRAMs require access steps which limit the communication speed of memory circuit 508.
  • [0054]
    An alternate type of device is the extended data output (EDO) memory which allows data stored at a memory array address to be available as output after the addressed column has been closed. This memory can increase some communication speeds by allowing shorter access signals without reducing the time in which memory output data is available on memory bus 520. Other alternative types of devices include SDRAM, DDR SDRAM, SLDRAM and Direct RDRAM as well as others such as SRAM or Flash memories.
  • [0055]
    FIG. 6 is a block diagram of an illustrative DRAM device 600 compatible with memory slots 512(a-n). The description of DRAM 600 has been simplified for purposes of illustrating a DRAM memory device and is not intended to be a complete description of all the features of a DRAM. Those skilled in the art will recognize that a wide variety of memory devices may be used in the implementation of the present invention. The example of a DRAM memory device shown in FIG. 6 includes at least one transistor having a gate dielectric containing a lanthanide oxide nanolaminate in an embodiment according to the teachings of the present invention.
  • [0056]
    Control, address and data information provided over memory bus 520 is further represented by individual inputs to DRAM 600, as shown in FIG. 6. These individual representations are illustrated by data lines 602, address lines 604 and various discrete lines directed to control logic 606.
  • [0057]
    As is well known in the art, DRAM 600 includes memory array 610 which in turn comprises rows and columns of addressable memory cells. Each memory cell in a row is coupled to a common word line. The word line is coupled to gates of individual transistors, where at least one transistor has a gate coupled to a gate dielectric containing a layer Pr2O3 and a layer another lanthanide oxide in accordance with the method and structure previously described above. Additionally, each memory cell in a column is coupled to a common bit line. Each cell in memory array 610 includes a storage capacitor and an access transistor as is conventional in the art.
  • [0058]
    DRAM 600 interfaces with, for example, microprocessor 606 through address lines 604 and data lines 602. Alternatively, DRAM 600 may interface with a DRAM controller, a micro-controller, a chip set or other electronic system. Microprocessor 506 also provides a number of control signals to DRAM 600, including but not limited to, row and column address strobe signals RAS and CAS, write enable signal WE, an output enable signal OE and other conventional control signals.
  • [0059]
    Row address buffer 612 and row decoder 614 receive and decode row addresses from row address signals provided on address lines 604 by microprocessor 506. Each unique row address corresponds to a row of cells in memory array 610. Row decoder 614 includes a word line driver, an address decoder tree, and circuitry which translates a given row address received from row address buffers 612 and selectively activates the appropriate word line of memory array 610 via the word line drivers.
  • [0060]
    Column address buffer 616 and column decoder 618 receive and decode column address signals provided on address lines 604. Column decoder 618 also determines when a column is defective and the address of a replacement column. Column decoder 618 is coupled to sense amplifiers 620. Sense amplifiers 620 are coupled to complementary pairs of bit lines of memory array 610.
  • [0061]
    Sense amplifiers 620 are coupled to data-in buffer 622 and data-out buffer 624. Data-in buffers 622 and data-out buffers 624 are coupled to data lines 602. During a write operation, data lines 602 provide data to data-in buffer 622. Sense amplifier 620 receives data from data-in buffer 622 and stores the data in memory array 610 as a charge on a capacitor of a cell at an address specified on address lines 604.
  • [0062]
    During a read operation, DRAM 600 transfers data to microprocessor 506 from memory array 610. Complementary bit lines for the accessed cell are equilibrated during a precharge operation to a reference voltage provided by an equilibration circuit and a reference voltage supply. The charge stored in the accessed cell is then shared with the associated bit lines. A sense amplifier of sense amplifiers 620 detects and amplifies a difference in voltage between the complementary bit lines. The sense amplifier passes the amplified voltage to data-out buffer 624.
  • [0063]
    Control logic 606 is used to control the many available functions of DRAM 600. In addition, various control circuits and signals not detailed herein initiate and synchronize DRAM 600 operation as known to those skilled in the art. As stated above, the description of DRAM 600 has been simplified for purposes of illustrating the present invention and is not intended to be a complete description of all the features of a DRAM. Those skilled in the art will recognize that a wide variety of memory devices, including but not limited to, SDRAMs, SLDRAMs, RDRAMs and other DRAMs and SRAMs, VRAMs and EEPROMs, may be used in the implementation of embodiments of the present invention. The DRAM implementation described herein is illustrative only and not intended to be exclusive or limiting.
  • Conclusion
  • [0064]
    A gate dielectric containing a layer of Pr2O3 and a layer of another lanthanide oxide, and a method of fabricating such a gate dielectric are provided that produces a reliable gate dielectric having an equivalent oxide thickness thinner than attainable using SiO2. Gate dielectric structures that are formed using the methods described herein include nanolaminates of Pr2O3 and another lanthanide oxide selected from the group consisting of Nd2O3, Sm2O3, Gd2O3, and Dy2O3. These gate dielectric structures are thermodynamically stable such that the gate dielectrics formed will have minimal reactions with a silicon substrate or other structures during processing.
  • [0065]
    Transistors, higher level ICs, devices, and electronic systems are provided utilizing the novel gate dielectric and process of formation. Gate dielectric layers of lanthanide oxide nanolaminates are formed having a high dielectric constant (κ), where the gate dielectrics are capable of a teq of 14 Å or thinner, providing suitable substitutes for SiO2 gate dielectrics. At the same time, the physical thickness of the Pr2O3 layer is much larger than the SiO2 thickness associated with the teq limit of SiO2. Forming the larger thickness provides advantages in processing the gate dielectric. In addition forming a dielectric layer or film containing a lanthanide oxide nanolaminate allows the engineering or selection of a dielectric constant ranging from that of Pr2O3 to a dielectric constant of another lanthanide oxide that is comprised in the nanolaminate.
  • [0066]
    Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement which is calculated to achieve the same purpose may be substituted for the specific embodiment shown. This application is intended to cover any adaptations or variations of the present invention. It is to be understood that the above description is intended to be illustrative, and not restrictive. Combinations of the above embodiments, and other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention includes any other applications in which the above structures and fabrication methods are used. The scope of the invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Patent Citations
Cited PatentFiling datePublication dateApplicantTitle
US4647947 *13 Sep 19853 Mar 1987Tokyo Shibaura Denki Kabushiki KaishaOptical protuberant bubble recording medium
US4725887 *11 Sep 198516 Feb 1988U.S. Philips CorporationMethod of and apparatus for processing video signals
US4993358 *28 Jul 198919 Feb 1991Watkins-Johnson CompanyChemical vapor deposition reactor and method of operation
US5089084 *3 Dec 199018 Feb 1992Micron Technology, Inc.Hydrofluoric acid etcher and cascade rinser
US5595606 *18 Apr 199621 Jan 1997Tokyo Electron LimitedShower head and film forming apparatus using the same
US5879459 *29 Aug 19979 Mar 1999Genus, Inc.Vertically-stacked process reactor and cluster tool system for atomic layer deposition
US6010969 *2 Oct 19964 Jan 2000Micron Technology, Inc.Method of depositing films on semiconductor devices by using carboxylate complexes
US6013553 *15 Jul 199811 Jan 2000Texas Instruments IncorporatedZirconium and/or hafnium oxynitride gate dielectric
US6020024 *4 Aug 19971 Feb 2000Motorola, Inc.Method for forming high dielectric constant metal oxides
US6025627 *29 May 199815 Feb 2000Micron Technology, Inc.Alternate method and structure for improved floating gate tunneling devices
US6027961 *30 Jun 199822 Feb 2000Motorola, Inc.CMOS semiconductor devices and method of formation
US6171900 *15 Apr 19999 Jan 2001Taiwan Semiconductor Manufacturing CompanyCVD Ta2O5/oxynitride stacked gate insulator with TiN gate electrode for sub-quarter micron MOSFET
US6184146 *20 Jun 20006 Feb 2001Micron Technology, Inc.Plasma producing tools, dual-source plasma etchers, dual-source plasma etching methods, and method of forming planar coil dual-source plasma etchers
US6187484 *31 Aug 199913 Feb 2001Micron Technology, Inc.Irradiation mask
US6203613 *19 Oct 199920 Mar 2001International Business Machines CorporationAtomic layer deposition with nitrate containing precursors
US6203726 *7 Oct 199920 Mar 2001Symyx Technologies, Inc.Phosphor Materials
US6206972 *8 Jul 199927 Mar 2001Genus, Inc.Method and apparatus for providing uniform gas delivery to substrates in CVD and PECVD processes
US6207589 *29 Feb 200027 Mar 2001Sharp Laboratories Of America, Inc.Method of forming a doped metal oxide dielectric film
US6509252 *3 Apr 200221 Jan 2003Fujitsu LimitedMethod of manufacturing semiconductor device
US6514828 *20 Apr 20014 Feb 2003Micron Technology, Inc.Method of fabricating a highly reliable gate oxide
US6518610 *20 Feb 200111 Feb 2003Micron Technology, Inc.Rhodium-rich oxygen barriers
US6521911 *19 Jul 200118 Feb 2003North Carolina State UniversityHigh dielectric constant metal silicates formed by controlled metal-surface reactions
US6524867 *28 Dec 200025 Feb 2003Micron Technology, Inc.Method for forming platinum-rhodium stack as an oxygen barrier
US6524901 *20 Jun 200225 Feb 2003Micron Technology, Inc.Method for forming a notched damascene planar poly/metal gate
US6527866 *9 Feb 20004 Mar 2003Conductus, Inc.Apparatus and method for deposition of thin films
US6531354 *17 Jan 200111 Mar 2003North Carolina State UniversityLanthanum oxide-based gate dielectrics for integrated circuit field effect transistors
US6534420 *18 Jul 200118 Mar 2003Micron Technology, Inc.Methods for forming dielectric materials and methods for forming semiconductor devices
US6537613 *10 Apr 200025 Mar 2003Air Products And Chemicals, Inc.Process for metal metalloid oxides and nitrides with compositional gradients
US6673701 *27 Aug 20026 Jan 2004Micron Technology, Inc.Atomic layer deposition methods
US6674138 *31 Dec 20016 Jan 2004Advanced Micro Devices, Inc.Use of high-k dielectric materials in modified ONO structure for semiconductor devices
US6677250 *17 Aug 200113 Jan 2004Micron Technology, Inc.CVD apparatuses and methods of forming a layer over a semiconductor substrate
US6682602 *19 Aug 200227 Jan 2004Micron Technology, Inc.Chemical vapor deposition systems including metal complexes with chelating O- and/or N-donor ligands
US6683005 *17 Jan 200327 Jan 2004Micron Technology, Inc.Method of forming capacitor constructions
US6696332 *21 Jun 200224 Feb 2004Texas Instruments IncorporatedBilayer deposition to avoid unwanted interfacial reactions during high K gate dielectric processing
US6699747 *18 Nov 20022 Mar 2004Infineon Technologies AgMethod for increasing the capacitance in a storage trench
US6709989 *21 Jun 200123 Mar 2004Motorola, Inc.Method for fabricating a semiconductor structure including a metal oxide interface with silicon
US6713846 *25 Jan 200230 Mar 2004Aviza Technology, Inc.Multilayer high κ dielectric films
US6844203 *30 Aug 200118 Jan 2005Micron Technology, Inc.Gate oxides, and methods of forming
US6858120 *9 Aug 200222 Feb 2005Micron Technology, Inc.Method and apparatus for the fabrication of ferroelectric films
US6858444 *20 Jun 200322 Feb 2005Micron Technology, Inc.Method for making a ferroelectric memory transistor
US20030001212 *29 Aug 20022 Jan 2003Micron Technology, Inc.Conductor layer nitridation
US20030003635 *23 May 20012 Jan 2003Paranjpe Ajit P.Atomic layer deposition for fabricating thin films
US20030003702 *26 Aug 20022 Jan 2003Micron Technology, Inc.Formation of metal oxide gate dielectric
US20030003722 *19 Aug 20022 Jan 2003Micron Technology, Inc.Chemical vapor deposition systems including metal complexes with chelating O- and/or N-donor ligands
US20030003730 *28 Aug 20022 Jan 2003Micron Technology, Inc.Sequential pulse deposition
US20030008243 *9 Jul 20019 Jan 2003Micron Technology, Inc.Copper electroless deposition technology for ULSI metalization
US20030017717 *18 Jul 200123 Jan 2003Ahn Kie Y.Methods for forming dielectric materials and methods for forming semiconductor devices
US20030020169 *1 Apr 200230 Jan 2003Ahn Kie Y.Copper technology for ULSI metallization
US20030020180 *24 Jul 200130 Jan 2003Ahn Kie Y.Copper technology for ULSI metallization
US20030032270 *10 Aug 200113 Feb 2003John SnyderFabrication method for a device for regulating flow of electric current with high dielectric constant gate insulating layer and source/drain forming schottky contact or schottky-like region with substrate
US20030042526 *29 Aug 20016 Mar 2003Micron Technology, Inc.Method of improved high K dielectric-polysilicon interface for CMOS devices
US20030043637 *30 Aug 20016 Mar 2003Micron Technology, IncFlash memory with low tunnel barrier interpoly insulators
US20030045060 *30 Aug 20016 Mar 2003Micron Technology, Inc.Crystalline or amorphous medium-k gate oxides, Y2O3 and Gd2O3
US20030045078 *30 Aug 20016 Mar 2003Micron Technology, Inc.Highly reliable amorphous high-K gate oxide ZrO2
US20030048666 *21 Jun 200213 Mar 2003Micron Technology, Inc.Graded composition metal oxide tunnel barrier interpoly insulators
US20030049942 *22 Aug 200213 Mar 2003Suvi HaukkaLow temperature gate stack
US20030052356 *10 Oct 200220 Mar 2003Micron Technology, Inc.Platinum-rhodium stack as an oxygen barrier in an integrated circuit capacitor
US20030052358 *25 Oct 200220 Mar 2003Micron Technology Inc.Method of improved high K dielectric - polysilicon interface for CMOS devices
US20030059535 *25 Sep 200127 Mar 2003Lee LuoCycling deposition of low temperature films in a cold wall single wafer process chamber
US20040004244 *20 Jun 20038 Jan 2004Micron Technology, Inc.Structures, methods, and systems for ferroelectric memory transistors
US20040004245 *8 Jul 20028 Jan 2004Micron Technology, Inc.Memory utilizing oxide-conductor nanolaminates
US20040004247 *8 Jul 20028 Jan 2004Micron Technology, Inc.Memory utilizing oxide-nitride nanolaminates
US20040004859 *8 Jul 20028 Jan 2004Micron Technology, Inc.Memory utilizing oxide nanolaminates
US20040007171 *10 Jul 200315 Jan 2004Mikko RitalaMethod for growing thin oxide films
US20040009679 *10 Jul 200315 Jan 2004Yeo Jae-HyunMethod of forming material using atomic layer deposition and method of forming capacitor of semiconductor device using the same
US20040023461 *30 Jul 20025 Feb 2004Micron Technology, Inc.Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics
US20040033681 *15 Aug 200219 Feb 2004Micron Technology, Inc.Lanthanide doped TiOx dielectric films by plasma oxidation
US20040033701 *15 Aug 200219 Feb 2004Micron Technology, Inc.Lanthanide doped tiox dielectric films
US20040038554 *21 Aug 200226 Feb 2004Ahn Kie Y.Composite dielectric forming methods and composite dielectrics
US20040043541 *29 Aug 20024 Mar 2004Ahn Kie Y.Atomic layer deposited lanthanide doped TiOx dielectric films
US20040043569 *28 Aug 20024 Mar 2004Ahn Kie Y.Atomic layer deposited HfSiON dielectric films
US20040043635 *28 Aug 20024 Mar 2004Micron Technology, Inc.Systems and methods for forming metal oxides using metal diketonates and/or ketoimines
US20050009370 *4 Aug 200413 Jan 2005Ahn Kie Y.Composite dielectric forming methods and composite dielectrics
US20050020017 *24 Jun 200327 Jan 2005Micron Technology, Inc.Lanthanide oxide / hafnium oxide dielectric layers
US20050023574 *2 Sep 20043 Feb 2005Micron Technology, Inc.Memory utilizing oxide-nitride nanolaminates
US20050023595 *31 Aug 20043 Feb 2005Micron Technology, Inc.Programmable array logic or memory devices with asymmetrical tunnel barriers
US20050023602 *30 Aug 20043 Feb 2005Micron Technology, Inc.Programmable array logic or memory with p-channel devices and asymmetrical tunnel barriers
US20050023603 *30 Aug 20043 Feb 2005Micron Technology, Inc.Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interpoly insulators
US20050023624 *31 Aug 20043 Feb 2005Micron Technology, Inc.Atomic layer-deposited HfAlO3 films for gate dielectrics
US20050023625 *31 Aug 20043 Feb 2005Micron Technology, Inc.Atomic layer deposited HfSiON dielectric films
US20050023626 *31 Aug 20043 Feb 2005Micron Technology, Inc.Lanthanide oxide / hafnium oxide dielectrics
US20050023627 *31 Aug 20043 Feb 2005Micron Technology, Inc.Lanthanide doped TiOx dielectric films by plasma oxidation
US20050026349 *1 Sep 20043 Feb 2005Micron Technology, Inc.Flash memory with low tunnel barrier interpoly insulators
US20050026374 *31 Aug 20043 Feb 2005Micron Technology, Inc.Evaporation of Y-Si-O films for medium-K dielectrics
US20050029547 *31 Aug 200410 Feb 2005Micron Technology, Inc.Lanthanide oxide / hafnium oxide dielectric layers
US20050029604 *31 Aug 200410 Feb 2005Micron Technology, Inc.Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US20050029605 *31 Aug 200410 Feb 2005Micron Technology, Inc.Highly reliable amorphous high-k gate oxide ZrO2
US20050030825 *31 Aug 200410 Feb 2005Micron Technology, Inc.Structures, methods, and systems for ferroelectric memory transistors
US20050032292 *31 Aug 200410 Feb 2005Micron Technology, Inc.Crystalline or amorphous medium-K gate oxides, Y2O3 and Gd2O3
US20050032342 *30 Aug 200410 Feb 2005Micron Technology, Inc.Atomic layer deposition of CMOS gates with variable work functions
US20050037563 *31 Aug 200417 Feb 2005Ahn Kie Y.Capacitor structures
US20050054165 *31 Mar 200310 Mar 2005Micron Technology, Inc.Atomic layer deposited ZrAlxOy dielectric layers
US20060000412 *29 Aug 20055 Jan 2006Micron Technology, Inc.Systems and apparatus for atomic-layer deposition
US20060001151 *26 Aug 20055 Jan 2006Micron Technology, Inc.Atomic layer deposited dielectric layers
US20060003517 *29 Aug 20055 Jan 2006Micron Technology, Inc.Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US20060023513 *27 Jul 20042 Feb 2006Micron Technology, Inc.High density stepped, non-planar nitride read only memory
US20060024975 *2 Aug 20042 Feb 2006Micron Technology, Inc.Atomic layer deposition of zirconium-doped tantalum oxide films
US20060028867 *3 Aug 20049 Feb 2006Micron Technology, Inc.Non-planar flash memory having shielding between floating gates
US20060028869 *3 Aug 20049 Feb 2006Micron Technology, Inc.High density stepped, non-planar flash memory
Referenced by
Citing PatentFiling datePublication dateApplicantTitle
US739373629 Aug 20051 Jul 2008Micron Technology, Inc.Atomic layer deposition of Zrx Hfy Sn1-x-y O2 films as high k gate dielectrics
US739966615 Feb 200515 Jul 2008Micron Technology, Inc.Atomic layer deposition of Zr3N4/ZrO2 films as gate dielectrics
US744035415 May 200621 Oct 2008Freescale Semiconductor, Inc.Memory with level shifting word line driver and method thereof
US754459630 Aug 20059 Jun 2009Micron Technology, Inc.Atomic layer deposition of GdScO3 films as gate dielectrics
US766269326 Sep 200716 Feb 2010Micron Technology, Inc.Lanthanide dielectric with controlled interfaces
US766272928 Apr 200516 Feb 2010Micron Technology, Inc.Atomic layer deposition of a ruthenium layer to a lanthanide oxide dielectric layer
US76706465 Jan 20072 Mar 2010Micron Technology, Inc.Methods for atomic-layer deposition
US768740929 Mar 200530 Mar 2010Micron Technology, Inc.Atomic layer deposited titanium silicon oxide films
US77009891 Dec 200620 Apr 2010Micron Technology, Inc.Hafnium titanium oxide films
US770620712 Sep 200827 Apr 2010Freescale Semiconductor, Inc.Memory with level shifting word line driver and method thereof
US770940216 Feb 20064 May 2010Micron Technology, Inc.Conductive layers for hafnium silicon oxynitride films
US771906529 Aug 200518 May 2010Micron Technology, Inc.Ruthenium layer for a dielectric layer containing a lanthanide oxide
US772790526 Jul 20061 Jun 2010Micron Technology, Inc.Zirconium-doped tantalum oxide films
US77279083 Aug 20061 Jun 2010Micron Technology, Inc.Deposition of ZrA1ON films
US77286265 Sep 20081 Jun 2010Micron Technology, Inc.Memory utilizing oxide nanolaminates
US77546188 May 200813 Jul 2010Micron Technology, Inc.Method of forming an apparatus having a dielectric containing cerium oxide and aluminum oxide
US775974731 Aug 200620 Jul 2010Micron Technology, Inc.Tantalum aluminum oxynitride high-κ dielectric
US77767628 Dec 200617 Aug 2010Micron Technology, Inc.Zirconium-doped tantalum oxide films
US777676531 Aug 200617 Aug 2010Micron Technology, Inc.Tantalum silicon oxynitride high-k dielectrics and metal gates
US786366726 Aug 20054 Jan 2011Micron Technology, Inc.Zirconium titanium oxide films
US78679198 Dec 200611 Jan 2011Micron Technology, Inc.Method of fabricating an apparatus having a lanthanum-metal oxide dielectric layer
US787591223 May 200825 Jan 2011Micron Technology, Inc.Zrx Hfy Sn1-x-y O2 films as high k gate dielectrics
US790258221 May 20098 Mar 2011Micron Technology, Inc.Tantalum lanthanide oxynitride films
US791517422 Jul 200829 Mar 2011Micron Technology, Inc.Dielectric stack containing lanthanum and hafnium
US792794820 Jul 200519 Apr 2011Micron Technology, Inc.Devices with nanocrystals and methods of formation
US79564267 Jan 20107 Jun 2011Micron Technology, Inc.Lanthanide dielectric with controlled interfaces
US796080326 Jan 200914 Jun 2011Micron Technology, Inc.Electronic device having a hafnium nitride and hafnium oxide film
US797297410 Jan 20065 Jul 2011Micron Technology, Inc.Gallium lanthanide oxide films
US798929023 Mar 20092 Aug 2011Micron Technology, Inc.Methods for forming rhodium-based charge traps and apparatus including rhodium-based charge traps
US798936220 Jul 20092 Aug 2011Micron Technology, Inc.Hafnium lanthanide oxynitride films
US800398517 Feb 200923 Aug 2011Micron Technology, Inc.Apparatus having a dielectric containing scandium and gadolinium
US802616130 Aug 200127 Sep 2011Micron Technology, Inc.Highly reliable amorphous high-K gate oxide ZrO2
US80677943 May 201029 Nov 2011Micron Technology, Inc.Conductive layers for hafnium silicon oxynitride films
US807147631 Aug 20056 Dec 2011Micron Technology, Inc.Cobalt titanium oxide dielectric films
US807624924 Mar 201013 Dec 2011Micron Technology, Inc.Structures containing titanium silicon oxide
US808437019 Oct 200927 Dec 2011Micron Technology, Inc.Hafnium tantalum oxynitride dielectric
US808480820 May 200827 Dec 2011Micron Technology, Inc.Zirconium silicon oxide films
US80936389 Jan 200710 Jan 2012Micron Technology, Inc.Systems with a gate dielectric having multiple lanthanide oxide layers
US811046930 Aug 20057 Feb 2012Micron Technology, Inc.Graded dielectric layers
US811476319 Jul 201014 Feb 2012Micron Technology, Inc.Tantalum aluminum oxynitride high-K dielectric
US812503811 Jul 200528 Feb 2012Micron Technology, Inc.Nanolaminates of hafnium oxide and zirconium oxide
US81534977 Jun 201110 Apr 2012Micron Technology, Inc.Lanthanide dielectric with controlled interfaces
US81540661 Dec 200610 Apr 2012Micron Technology, Inc.Titanium aluminum oxide films
US816850212 Aug 20101 May 2012Micron Technology, Inc.Tantalum silicon oxynitride high-K dielectrics and metal gates
US822872528 May 201024 Jul 2012Micron Technology, Inc.Memory utilizing oxide nanolaminates
US823721629 Oct 20107 Aug 2012Micron Technology, Inc.Apparatus having a lanthanum-metal oxide semiconductor device
US827317731 Aug 200925 Sep 2012Micron Technology, Inc.Titanium-doped indium oxide films
US827822512 Oct 20092 Oct 2012Micron Technology, Inc.Hafnium tantalum oxide dielectrics
US828880912 Aug 201016 Oct 2012Micron Technology, Inc.Zirconium-doped tantalum oxide films
US828881818 Apr 201116 Oct 2012Micron Technology, Inc.Devices with nanocrystals and methods of formation
US831445629 Jul 201120 Nov 2012Micron Technology, Inc.Apparatus including rhodium-based charge traps
US839933226 Mar 201219 Mar 2013Micron Technology, Inc.Lanthanide dielectric with controlled interfaces
US839936512 Dec 201119 Mar 2013Micron Technology, Inc.Methods of forming titanium silicon oxide
US844595230 Oct 200921 May 2013Micron Technology, Inc.Zr-Sn-Ti-O films
US84559595 Dec 20114 Jun 2013Micron Technology, Inc.Apparatus containing cobalt titanium oxide
US846601620 Dec 201118 Jun 2013Micron Technolgy, Inc.Hafnium tantalum oxynitride dielectric
US849754218 Jan 201130 Jul 2013Micron Technology, Inc.ZrXHfYSn1-X-YO2 films as high K gate dielectrics
US850156313 Sep 20126 Aug 2013Micron Technology, Inc.Devices with nanocrystals and methods of formation
US851946627 Apr 201227 Aug 2013Micron Technology, Inc.Tantalum silicon oxynitride high-K dielectrics and metal gates
US852461813 Sep 20123 Sep 2013Micron Technology, Inc.Hafnium tantalum oxide dielectrics
US85412769 Apr 201224 Sep 2013Micron Technology, Inc.Methods of forming an insulating metal oxide
US85576727 Feb 201215 Oct 2013Micron Technology, Inc.Dielectrics containing at least one of a refractory metal or a non-refractory metal
US855832517 May 201015 Oct 2013Micron Technology, Inc.Ruthenium for a dielectric containing a lanthanide
US858135231 Aug 200912 Nov 2013Micron Technology, Inc.Electronic devices including barium strontium titanium oxide films
US860390719 Aug 201110 Dec 2013Micron Technology, Inc.Apparatus having a dielectric containing scandium and gadolinium
US862861514 Sep 201214 Jan 2014Micron Technology, Inc.Titanium-doped indium oxide films
US865295726 Sep 201118 Feb 2014Micron Technology, Inc.High-K gate dielectric oxide
US875917011 Jun 201324 Jun 2014Micron Technology, Inc.Hafnium tantalum oxynitride dielectric
US876561614 Sep 20121 Jul 2014Micron Technology, Inc.Zirconium-doped tantalum oxide films
US877285111 Oct 20138 Jul 2014Micron Technology, Inc.Dielectrics containing at least one of a refractory metal or a non-refractory metal
US878531228 Nov 201122 Jul 2014Micron Technology, Inc.Conductive layers for hafnium silicon oxynitride
US88954423 Jun 201325 Nov 2014Micron Technology, Inc.Cobalt titanium oxide dielectric films
US890748611 Oct 20139 Dec 2014Micron Technology, Inc.Ruthenium for a dielectric containing a lanthanide
US89219145 Aug 201330 Dec 2014Micron Technology, Inc.Devices with nanocrystals and methods of formation
US89334496 Dec 201313 Jan 2015Micron Technology, Inc.Apparatus having a dielectric containing scandium and gadolinium
US89518803 Jul 201410 Feb 2015Micron Technology, Inc.Dielectrics containing at least one of a refractory metal or a non-refractory metal
US89519033 Feb 201210 Feb 2015Micron Technology, Inc.Graded dielectric structures
US899345528 May 201031 Mar 2015Micron Technology, Inc.ZrAlON films
US91299611 Jul 20118 Sep 2015Micron Technology, Inc.Gallium lathanide oxide films
US92026868 Nov 20131 Dec 2015Micron Technology, Inc.Electronic devices including barium strontium titanium oxide films
US923624520 Mar 201512 Jan 2016Micron Technology, Inc.ZrA1ON films
US949635529 Jun 201515 Nov 2016Micron Technology, Inc.Conductive nanoparticles
US95022567 Jan 201622 Nov 2016Micron Technology, Inc.ZrAION films
US95833343 Sep 201528 Feb 2017Micron Technology, Inc.Gallium lanthanide oxide films
US962750128 Jan 201518 Apr 2017Micron Technology, Inc.Graded dielectric structures
US20030045078 *30 Aug 20016 Mar 2003Micron Technology, Inc.Highly reliable amorphous high-K gate oxide ZrO2
US20030045082 *20 Feb 20026 Mar 2003Micron Technology, Inc.Atomic layer deposition of metal oxide and/or low asymmetrical tunnel barrier interploy insulators
US20030207032 *2 May 20026 Nov 2003Micron Technology, Inc.Methods, systems, and apparatus for atomic-layer deposition of aluminum oxides in integrated circuits
US20030227033 *5 Jun 200211 Dec 2003Micron Technology, Inc.Atomic layer-deposited HfA1O3 films for gate dielectrics
US20030228747 *5 Jun 200211 Dec 2003Micron Technology, Inc.Pr2O3-based la-oxide gate dielectrics
US20040043541 *29 Aug 20024 Mar 2004Ahn Kie Y.Atomic layer deposited lanthanide doped TiOx dielectric films
US20040164357 *27 Feb 200426 Aug 2004Micron Technology, Inc.Atomic layer-deposited LaAIO3 films for gate dielectrics
US20040164365 *27 Feb 200426 Aug 2004Micron Technology, Inc.Lanthanide doped TiOx dielectric films
US20040175882 *4 Mar 20039 Sep 2004Micron Technology, Inc.Atomic layer deposited dielectric layers
US20040183108 *27 Jan 200423 Sep 2004Micron Technology, Inc.Low-temperature grown high-quality ultra-thin praseodymium gate dielectrics
US20040185654 *30 Jan 200423 Sep 2004Micron Technology, Inc.Low-temperature growth high-quality ultra-thin praseodymium gate dielectrics
US20040214399 *22 Apr 200328 Oct 2004Micron Technology, Inc.Atomic layer deposited ZrTiO4 films
US20050023624 *31 Aug 20043 Feb 2005Micron Technology, Inc.Atomic layer-deposited HfAlO3 films for gate dielectrics
US20050023626 *31 Aug 20043 Feb 2005Micron Technology, Inc.Lanthanide oxide / hafnium oxide dielectrics
US20050023627 *31 Aug 20043 Feb 2005Micron Technology, Inc.Lanthanide doped TiOx dielectric films by plasma oxidation
US20050029547 *31 Aug 200410 Feb 2005Micron Technology, Inc.Lanthanide oxide / hafnium oxide dielectric layers
US20050029604 *31 Aug 200410 Feb 2005Micron Technology, Inc.Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US20050029605 *31 Aug 200410 Feb 2005Micron Technology, Inc.Highly reliable amorphous high-k gate oxide ZrO2
US20050034662 *31 Aug 200417 Feb 2005Micro Technology, Inc.Methods, systems, and apparatus for uniform chemical-vapor depositions
US20050054165 *31 Mar 200310 Mar 2005Micron Technology, Inc.Atomic layer deposited ZrAlxOy dielectric layers
US20050087134 *31 Aug 200428 Apr 2005Micron Technology, Inc.Methods, systems, and apparatus for uniform chemical-vapor depositions
US20050124174 *7 Jan 20059 Jun 2005Micron Technology, Inc.Lanthanide doped TiOx dielectric films by plasma oxidation
US20050277256 *11 Jul 200515 Dec 2005Micron Technology, Inc.Nanolaminates of hafnium oxide and zirconium oxide
US20050280067 *26 Aug 200522 Dec 2005Micron Technology, Inc.Atomic layer deposited zirconium titanium oxide films
US20060001151 *26 Aug 20055 Jan 2006Micron Technology, Inc.Atomic layer deposited dielectric layers
US20060003517 *29 Aug 20055 Jan 2006Micron Technology, Inc.Atomic layer deposited Zr-Sn-Ti-O films using TiI4
US20060043492 *29 Aug 20052 Mar 2006Micron Technology, Inc.Ruthenium gate for a lanthanide oxide dielectric layer
US20060043504 *31 Aug 20042 Mar 2006Micron Technology, Inc.Atomic layer deposited titanium aluminum oxide films
US20060046505 *26 Aug 20042 Mar 2006Micron Technology, Inc.Ruthenium gate for a lanthanide oxide dielectric layer
US20060046522 *31 Aug 20042 Mar 2006Micron Technology, Inc.Atomic layer deposited lanthanum aluminum oxide dielectric layer
US20060125030 *13 Dec 200415 Jun 2006Micron Technology, Inc.Hybrid ALD-CVD of PrxOy/ZrO2 films as gate dielectrics
US20060128168 *13 Dec 200415 Jun 2006Micron Technology, Inc.Atomic layer deposited lanthanum hafnium oxide dielectrics
US20060176645 *8 Feb 200510 Aug 2006Micron Technology, Inc.Atomic layer deposition of Dy doped HfO2 films as gate dielectrics
US20060177975 *10 Feb 200510 Aug 2006Micron Technology, Inc.Atomic layer deposition of CeO2/Al2O3 films as gate dielectrics
US20060183272 *15 Feb 200517 Aug 2006Micron Technology, Inc.Atomic layer deposition of Zr3N4/ZrO2 films as gate dielectrics
US20060189154 *23 Feb 200524 Aug 2006Micron Technology, Inc.Atomic layer deposition of Hf3N4/HfO2 films as gate dielectrics
US20060237764 *29 Jun 200626 Oct 2006Micron Technology, Inc.LANTHANIDE DOPED TiOx DIELECTRIC FILMS
US20060244100 *28 Apr 20052 Nov 2006Micron Technology, Inc.Atomic layer deposited zirconium silicon oxide films
US20060246741 *17 Jul 20062 Nov 2006Micron Technology, Inc.ATOMIC LAYER DEPOSITED NANOLAMINATES OF HfO2/ZrO2 FILMS AS GATE DIELECTRICS
US20060255470 *25 Jul 200616 Nov 2006Micron Technology, Inc.ZrAlxOy DIELECTRIC LAYERS
US20060261397 *26 Jul 200623 Nov 2006Micron Technology, Inc.Lanthanide oxide/hafnium oxide dielectric layers
US20060263972 *26 Jul 200623 Nov 2006Micron Technology, Inc.ATOMIC LAYER DEPOSITION OF Zr3N4/ZrO2 FILMS AS GATE DIELECTRICS
US20060270147 *27 May 200530 Nov 2006Micron Technology, Inc.Hafnium titanium oxide films
US20060281330 *14 Jun 200514 Dec 2006Micron Technology, Inc.Iridium / zirconium oxide structure
US20070037415 *20 Oct 200615 Feb 2007Micron Technology, Inc.Lanthanum hafnium oxide dielectrics
US20070048926 *31 Aug 20051 Mar 2007Micron Technology, Inc.Lanthanum aluminum oxynitride dielectric films
US20070048953 *30 Aug 20051 Mar 2007Micron Technology, Inc.Graded dielectric layers
US20070049023 *29 Aug 20051 Mar 2007Micron Technology, Inc.Zirconium-doped gadolinium oxide films
US20070049054 *31 Aug 20051 Mar 2007Micron Technology, Inc.Cobalt titanium oxide dielectric films
US20070059881 *13 Nov 200615 Mar 2007Micron Technology, Inc.Atomic layer deposited zirconium aluminum oxide
US20070090439 *1 Dec 200626 Apr 2007Micron Technology, Inc.Hafnium titanium oxide films
US20070090440 *1 Dec 200626 Apr 2007Micron Technology, Inc.Lanthanum aluminum oxynitride dielectric films
US20070092989 *4 Aug 200526 Apr 2007Micron Technology, Inc.Conductive nanoparticles
US20070158765 *10 Jan 200612 Jul 2007Micron Technology, Inc.Gallium lanthanide oxide films
US20070181931 *13 Apr 20079 Aug 2007Micron Technology, Inc.Hafnium tantalum oxide dielectrics
US20070234949 *7 Apr 200611 Oct 2007Micron Technology, Inc.Atomic layer deposited titanium-doped indium oxide films
US20070263474 *15 May 200615 Nov 2007Freescale Semiconductor, Inc.Memory with level shifting word line driver and method thereof
US20080048225 *25 Aug 200628 Feb 2008Micron Technology, Inc.Atomic layer deposited barium strontium titanium oxide films
US20080054330 *31 Aug 20066 Mar 2008Micron Technology, Inc.Tantalum lanthanide oxynitride films
US20080057659 *31 Aug 20066 Mar 2008Micron Technology, Inc.Hafnium aluminium oxynitride high-K dielectric and metal gates
US20080087945 *31 Aug 200617 Apr 2008Micron Technology, Inc.Silicon lanthanide oxynitride films
US20080124908 *31 Aug 200629 May 2008Micron Technology, Inc.Hafnium tantalum oxynitride high-k dielectric and metal gates
US20080217676 *20 May 200811 Sep 2008Micron Technology, Inc.Zirconium silicon oxide films
US20080220618 *20 May 200811 Sep 2008Micron Technology, Inc.Zirconium silicon oxide films
US20080224240 *23 May 200818 Sep 2008Micron Technology, Inc.ATOMIC LAYER DEPOSITION OF Zrx Hfy Sn1-x-y O2 FILMS AS HIGH k GATE DIELECTRICS
US20080248618 *8 May 20089 Oct 2008Micron Technology, Inc.ATOMIC LAYER DEPOSITION OF CeO2/Al2O3 FILMS AS GATE DIELECTRICS
US20090021990 *12 Sep 200822 Jan 2009Freescale Semiconductor, Inc.Memory with level shifting word line driver and method thereof
US20090032910 *22 Jul 20085 Feb 2009Micron Technology, Inc.Dielectric stack containing lanthanum and hafnium
US20090079015 *26 Sep 200726 Mar 2009Micron Technology, Inc.Lanthanide dielectric with controlled interfaces
US20090152620 *17 Feb 200918 Jun 2009Micron Technology, Inc.ATOMIC LAYER DEPOSITION OF GdScO3 FILMS AS GATE DIELECTRICS
US20090173991 *23 Mar 20099 Jul 2009Marsh Eugene PMethods for forming rhodium-based charge traps and apparatus including rhodium-based charge traps
US20090236650 *21 May 200924 Sep 2009Micron Technology, Inc.Tantalum lanthanide oxynitride films
US20090302371 *17 Aug 200910 Dec 2009Micron Technology, Inc.Conductive nanoparticles
US20090315089 *31 Aug 200924 Dec 2009Ahn Kie YAtomic layer deposited barium strontium titanium oxide films
US20100044771 *30 Oct 200925 Feb 2010Ahn Kie YZr-Sn-Ti-O FILMS
US20100237403 *28 May 201023 Sep 2010Ahn Kie YZrAlON FILMS
US20100283537 *19 Jul 201011 Nov 2010Leonard ForbesTantalum aluminum oxynitride high-k dielectric
US20100301406 *12 Aug 20102 Dec 2010Ahn Kie YZirconium-doped tantalum oxide films
US20100301428 *12 Aug 20102 Dec 2010Leonard ForbesTantalum silicon oxynitride high-k dielectrics and metal gates
US20110037117 *29 Oct 201017 Feb 2011Ahn Kie YLanthanum-metal oxide dielectric apparatus, methods, and systems
US20110121378 *18 Jan 201126 May 2011Ahn Kie YZrXHfYSn1-X-YO2 FILMS AS HIGH K GATE DIELECTRICS
WO2007133849A2 *22 Mar 200722 Nov 2007Freescale Semiconductor Inc.Memory with level shifting word line driver and method thereof
WO2007133849A3 *22 Mar 200710 Apr 2008Freescale Semiconductor IncMemory with level shifting word line driver and method thereof
Classifications
U.S. Classification257/314, 257/E29.255, 257/E21.274, 257/288, 257/411
International ClassificationH01L21/28, H01L29/51, H01L29/78, H01L21/316
Cooperative ClassificationH01L21/02266, C23C14/30, H01L21/28273, H01L21/28185, H01L21/31604, H01L21/31612, H01L21/28194, H01L21/02192, H01L21/022, H01L21/02304, H01L29/513, H01L29/78, H01L29/517, C23C14/08, H01L2924/0002
European ClassificationH01L21/316B2B, C23C14/08, H01L21/02K2C1M3R, H01L21/02K2T2F, C23C14/30, H01L21/02K2C3, H01L21/28F, H01L21/02K2E3B2, H01L29/51B2, H01L21/28E2C2C, H01L21/316B, H01L29/51M, H01L21/28E2C2D