US20040017847A1 - Radio transceiver architectures and methods - Google Patents

Radio transceiver architectures and methods Download PDF

Info

Publication number
US20040017847A1
US20040017847A1 US10/206,706 US20670602A US2004017847A1 US 20040017847 A1 US20040017847 A1 US 20040017847A1 US 20670602 A US20670602 A US 20670602A US 2004017847 A1 US2004017847 A1 US 2004017847A1
Authority
US
United States
Prior art keywords
signal
digital
phase
phase synthesizer
output
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Granted
Application number
US10/206,706
Other versions
US8340215B2 (en
Inventor
William Alberth
Armin Klomsdorf
Robert Stengel
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Google Technology Holdings LLC
Original Assignee
Motorola Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Motorola Inc filed Critical Motorola Inc
Priority to US10/206,706 priority Critical patent/US8340215B2/en
Assigned to MOTOROLA, INC. reassignment MOTOROLA, INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: KLOMSDORF, ARMIN, STENGEL, ROBERT, ALBERTH, WILLIAM, JR.
Priority to PCT/US2003/023007 priority patent/WO2004012343A2/en
Priority to CNB038178974A priority patent/CN100399710C/en
Priority to KR1020057001381A priority patent/KR20050029237A/en
Priority to AU2003256687A priority patent/AU2003256687A1/en
Priority to TW092120433A priority patent/TW200412731A/en
Publication of US20040017847A1 publication Critical patent/US20040017847A1/en
Assigned to Motorola Mobility, Inc reassignment Motorola Mobility, Inc ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA, INC
Assigned to MOTOROLA MOBILITY LLC reassignment MOTOROLA MOBILITY LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA MOBILITY, INC.
Publication of US8340215B2 publication Critical patent/US8340215B2/en
Application granted granted Critical
Assigned to Google Technology Holdings LLC reassignment Google Technology Holdings LLC ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: MOTOROLA MOBILITY LLC
Active legal-status Critical Current
Adjusted expiration legal-status Critical

Links

Images

Classifications

    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04WWIRELESS COMMUNICATION NETWORKS
    • H04W88/00Devices specially adapted for wireless communication networks, e.g. terminals, base stations or access point devices
    • H04W88/02Terminal devices
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • H04B1/0007Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain wherein the AD/DA conversion occurs at radiofrequency or intermediate frequency stage
    • H04B1/001Channel filtering, i.e. selecting a frequency channel within the SDR system
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/0003Software-defined radio [SDR] systems, i.e. systems wherein components typically implemented in hardware, e.g. filters or modulators/demodulators, are implented using software, e.g. by involving an AD or DA conversion stage such that at least part of the signal processing is performed in the digital domain
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B1/00Details of transmission systems, not covered by a single one of groups H04B3/00 - H04B13/00; Details of transmission systems not characterised by the medium used for transmission
    • H04B1/38Transceivers, i.e. devices in which transmitter and receiver form a structural unit and in which at least one part is used for functions of transmitting and receiving
    • H04B1/40Circuits
    • H04B1/403Circuits using the same oscillator for generating both the transmitter frequency and the receiver local oscillator frequency
    • H04B1/406Circuits using the same oscillator for generating both the transmitter frequency and the receiver local oscillator frequency with more than one transmission mode, e.g. analog and digital modes
    • HELECTRICITY
    • H04ELECTRIC COMMUNICATION TECHNIQUE
    • H04BTRANSMISSION
    • H04B7/00Radio transmission systems, i.e. using radiation field
    • H04B7/02Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas
    • H04B7/04Diversity systems; Multi-antenna system, i.e. transmission or reception using multiple antennas using two or more spaced independent antennas

Definitions

  • the present inventions relate generally to radio communications, and more particularly to adaptive and multi-mode radio transceiver architectures, for example in wireless communications devices, and methods therefor.
  • FIG. 1 is 1 is an exemplary communications device electrical schematic block diagram.
  • FIG. 2 is an electrical schematic block diagram of an exemplary digital-to-phase synthesizer.
  • FIG. 3 is an electrical schematic block diagram of an exemplary digital-to-phase synthesizer with multiple outputs.
  • FIG. 4 is an electrical schematic illustration of an exemplary radio receiver.
  • FIG. 5 is an exemplary receiver process flow diagram.
  • FIG. 6 is an exemplary frequency/phase modulation transmitter.
  • FIG. 7 is an exemplary amplitude modulation transmitter.
  • FIG. 1 is an exemplary communications device 100 comprising a transceiver 110 , for example a mobile wireless cellular communications transceiver or a base station transceiver.
  • the communications device is a receiver only or a transmitter only, examples of which are discussed below.
  • the exemplary communications device 100 also comprises generally a processor 120 having a digital signal processor (DSP) coupled to the transceiver 110 .
  • DSP digital signal processor
  • the exemplary DSP is integrated with the processor, although in other embodiments the DSP is a discrete component, and in some embodiments the DSP may not be required.
  • the processor 120 is coupled to memory 130 , including for example RAM and ROM and in some embodiments some type of flash memory.
  • the exemplary device includes a display 140 , for example a low power LCD display device.
  • the exemplary communications device also includes generally input and output devices 130 , for example, an alphanumeric keypad, scrolling and/or pointing devices, a microphone, an audio output, input and output signal ports, etc., depending on the nature of the device.
  • the communications devices of the present invention include preferably a digital-to-phase synthesizer having one or more fixed or variable frequency and phase outputs coupled to a transmitter and/or to a receiver, or to a transceiver of the type illustrated schematically in FIG. 1.
  • FIG. 2 illustrates a digital-to-phase synthesizer 200 comprising generally an integrated phase-locked loop (PLL) voltage controlled oscillator (VCO) 210 having a reference frequency input F REF 212 and an integrated PLL VCO signal output F CLK 214 , which is coupled to an input of a delay line 220 that generates controlled delayed versions of the reference frequency signal input, which is the PLL VCO signal output F CLK 214 in FIG. 2.
  • PLL phase-locked loop
  • VCO voltage controlled oscillator
  • the delay line 220 comprises a plurality of inverter buffers 222 connected in series, only some of which are identified by reference numerals.
  • the input and output of the delay line 220 is locked to a desired delay time with a phase detector and low pass filter 230 having an input 232 coupled to an output of the delay line.
  • the phase detector and low pass filter 230 also includes an output 234 coupled to an input of the delay line.
  • the delay line is tuned to a single wavelength of the VCO signal output, F CLK 214 , input to the delay line 220 .
  • a serial arrangement of 32 buffers, each having a 31.25 p-second delay is driven with a 1.0 GHz input clock, F CLK 214 , and locked to a total delay of 1000.0 p-seconds.
  • a multiplexor 240 comprises a plurality of inputs coupled to the output signal taps along the delay line 220 .
  • a digital phase processor 250 comprises outputs that control the multiplexor 240 in a manner that selects combinations of phase shifted signals along output taps of the delay line to produce a new output signal F OUT 242 having phase and frequency parameters independent of the original input clock signal F CLK 214 .
  • the output signal of the digital-to-phase synthesizer may be frequency or phase modulated, which having utility in transmitter applications discussed further below.
  • Digital processing and tap selection windowing of digital-to phase synthesizers of the type utilized in the present invention comprises generally determining when to select a tap or taps and which ones to select. More particularly, the input clock cycle during which to process a tap signal output is determined by a frequency accumulator, and a phase accumulator determines which tap to route to the output path. Routing of selected delayed reference clock signal pulses to a subsequent delay line or output port is controlled by a window trigger signal.
  • FIG. 3 illustrates a digital-to-phase synthesizer architecture 300 comprising a single delay line 320 , the output taps of which are independently selectable by a plurality of parallel multiplexors 346 , 344 , 342 and 340 having corresponding independent output signals F OUTD , F OUTC , F OUTB and F OUTA , all of which have independently controllable frequencies and/or phases.
  • FIG. 4 is an exemplary radio receiver 400 comprising a digital-to-phase synthesizer 410 having a reference frequency input F REF and one or more outputs having independently controlled frequencies and/or phases, as discussed generally above.
  • the exemplary digital-to-phase synthesizer includes multiple signal outputs F OUT1 , F OUT2 and F OUT3 .
  • the receiver 400 may be a stand-alone receiver or part of a transceiver.
  • digital-to-phase synthesizer outputs are coupled to corresponding mixers having corresponding inputs coupled to one or more receiver antennas.
  • the digital-to-phase synthesizer outputs F OUT1 , F OUT2 and F OUT3 are coupled to corresponding mixers 420 , 422 and 424 , respectively.
  • the mixers 420 , 422 and 424 are coupled to corresponding antennas 430 , 432 and 434 , but in other embodiments two or more of the mixers may be coupled to the same antenna.
  • the one or more received signals may be mixed with quadrature components of the digital-to-phase synthesizer output signals.
  • the output of the one or more mixers is coupled generally to a demodulator.
  • the output of the mixers is filtered by filters 440 , 442 and 444 and digitized at A/D converters 450 , 452 and 454 before processing by baseband processors 460 , 462 and 464 .
  • the baseband processing is performed by a digital signal processor (DSP), as illustrated generally in FIG. 1.
  • DSP digital signal processor
  • the basesband processing may be performed by one or more processors, which may be integrated or discrete components.
  • one or more signals are received at block 510 .
  • the received signal is down-converted by mixing 520 with a first digital-to-phase synthesizer output signal, and the down-converted signal is demodulated at block 530 .
  • the received signal or signals may be amplified and subject to frequency selection before mixing.
  • the second signal is down-converted by mixing with a second digital-to-phase synthesizer output signal while down-converting the first received signal.
  • the received signal is down-converted by mixing it with first and second digital-to-phase synthesizer output signals having the same frequency and the same phase.
  • the signal is received at first and second antennas having a diversity relationship, for example spacial diversity.
  • Other diversity receiver embodiments are characterized by polarizing diversity, or some form of propagation mode diversity, or time diversity, et cetera as known generally by those having ordinary skill in the art.
  • a signal received at different antennas of the receiver is mixed with at least two digital-to-phase synthesizer output signals having the same frequency.
  • a signal received by multiple antennas is mixed with a corresponding multiple of digital-to-phase synthesizer output signals having the same frequency.
  • An adaptive array is realized by changing the phases of at least one of the multiple digital-to-phase synthesizer output signals mixed with the received signal.
  • the receiver receives multiple signals having different frequencies, for example Global Positioning System (GPS) enabled wireless communications devices, and multi-system cellular devices, combination wide area network (WAN) and cellular communications devices, etc.
  • Multi-mode receivers thus generally include one or more baseband processors capable of processing the variety of signals received.
  • the receiver includes different antennas for receiving the various signals, for example a GPS antenna and a multi-band cellular antenna.
  • the received signals are mixed with corresponding digital-to-phase synthesizer output signals having different frequencies and/or phases prior to baseband processing, or demodulation.
  • Neighbor lists may thus be scanned while receiving another signal on a broadcast or a dedicated channel.
  • FIG. 6 is an exemplary radio transmitter 600 comprising a digital-to-phase synthesizer 610 having one or more frequency or phase modulated signal outputs coupled to corresponding antennas 620 , 622 and 624 for transmission.
  • the transmitter may be a stand-alone device or part of a transceiver.
  • the modulated signal outputs of the digital-to-phase synthesizer are typically amplified before transmission, for example by amplifiers 630 , 632 and 634 in FIG. 6.
  • the modulated outputs are transmitted from a common antenna, depending upon the requirements of the particular application.
  • the digital-to-phase synthesizer 610 frequency or phase modulates one or more information signals for transmission by selectively tapping the phase shifted outputs signals along the delay line of the digital-to-phase synthesizer, as discussed above and disclosed more fully in one or more of the copending patent applications referenced hereinabove.
  • an adaptive array transmitter may be realized by changing the phase of at least one of multiple frequency modulated signals transmitted by the transmitter.
  • FIG. 7 is another exemplary radio transmitter 700 comprising a digital-to-phase synthesizer 710 having two frequency modulated outputs that are added at a summer 720 , the output of which may be amplified before transmission.

Abstract

A radio communications device 100 including a processor 120 having a digital signal processor (DSP) coupled to a transceiver 110. The transceiver includes a digital-to-phase synthesizer having one or more independently variable frequency or phase signal outputs coupled to a transmitter and/or to a receiver. The variable frequency and phase outputs of the digital-to phase synthesizer are mixed with corresponding received signals and are capable of frequency or phase modulating information signals for transmission. Amplitude modulated signals may be provided through polar modulation by combining synthesizer outputs at a summer.

Description

    CROSS REFERENCE TO RELATED APPLICATIONS
  • The present application is related to commonly assigned and co-pending U.S. application Ser. No. 09/633,705 filed on Aug. 7, 2000 entitled “Digital-To-Phase Converter”, U.S. application Ser. No. 09/780,077 filed on Feb. 9, 2001 entitled “Direct Digital Synthesizer Based On Delay Line With Sorted Taps”, U.S. application Ser. No. 10/000,914 filed on Nov. 2, 2001 entitled “Cascaded Delay Locked Loop Circuit, U.S. application Ser. No. 10/365,558 filed on Dec. 21, 2001 entitled Digital-To-Phase Converter With Extended Frequency Range”, U.S. application Ser. No. 10/050,233 filed on Jan. 16, 2002 entitled “Delayed Locked Loop Synthesizer With Multiple Outputs And Digital Modulation”, all of which are assigned commonly and co-pending with the present application.[0001]
  • FIELD OF THE INVENTIONS
  • The present inventions relate generally to radio communications, and more particularly to adaptive and multi-mode radio transceiver architectures, for example in wireless communications devices, and methods therefor. [0002]
  • BACKGROUND OF THE INVENTIONS
  • The various aspects, features and advantages of the present invention will become more fully apparent to those having ordinary skill in the art upon careful consideration of the following Detailed Description of the Invention with the accompanying drawings described below.[0003]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is [0004] 1 is an exemplary communications device electrical schematic block diagram.
  • FIG. 2 is an electrical schematic block diagram of an exemplary digital-to-phase synthesizer. [0005]
  • FIG. 3 is an electrical schematic block diagram of an exemplary digital-to-phase synthesizer with multiple outputs. [0006]
  • FIG. 4 is an electrical schematic illustration of an exemplary radio receiver. [0007]
  • FIG. 5 is an exemplary receiver process flow diagram. [0008]
  • FIG. 6 is an exemplary frequency/phase modulation transmitter. [0009]
  • FIG. 7 is an exemplary amplitude modulation transmitter.[0010]
  • DETAILED DESCRIPTION OF THE INVENTIONS
  • FIG. 1 is an [0011] exemplary communications device 100 comprising a transceiver 110, for example a mobile wireless cellular communications transceiver or a base station transceiver. In other embodiments, the communications device is a receiver only or a transmitter only, examples of which are discussed below.
  • The [0012] exemplary communications device 100 also comprises generally a processor 120 having a digital signal processor (DSP) coupled to the transceiver 110. The exemplary DSP is integrated with the processor, although in other embodiments the DSP is a discrete component, and in some embodiments the DSP may not be required.
  • The [0013] processor 120 is coupled to memory 130, including for example RAM and ROM and in some embodiments some type of flash memory. The exemplary device includes a display 140, for example a low power LCD display device. The exemplary communications device also includes generally input and output devices 130, for example, an alphanumeric keypad, scrolling and/or pointing devices, a microphone, an audio output, input and output signal ports, etc., depending on the nature of the device.
  • The communications devices of the present invention include preferably a digital-to-phase synthesizer having one or more fixed or variable frequency and phase outputs coupled to a transmitter and/or to a receiver, or to a transceiver of the type illustrated schematically in FIG. 1. [0014]
  • FIG. 2 illustrates a digital-to-[0015] phase synthesizer 200 comprising generally an integrated phase-locked loop (PLL) voltage controlled oscillator (VCO) 210 having a reference frequency input F REF 212 and an integrated PLL VCO signal output F CLK 214, which is coupled to an input of a delay line 220 that generates controlled delayed versions of the reference frequency signal input, which is the PLL VCO signal output F CLK 214 in FIG. 2.
  • In the exemplary embodiment of FIG. 2, the [0016] delay line 220 comprises a plurality of inverter buffers 222 connected in series, only some of which are identified by reference numerals. The input and output of the delay line 220 is locked to a desired delay time with a phase detector and low pass filter 230 having an input 232 coupled to an output of the delay line. The phase detector and low pass filter 230 also includes an output 234 coupled to an input of the delay line.
  • In one embodiment, the delay line is tuned to a single wavelength of the VCO signal output, [0017] F CLK 214, input to the delay line 220. In the exemplary embodiment, a serial arrangement of 32 buffers, each having a 31.25 p-second delay, is driven with a 1.0 GHz input clock, F CLK 214, and locked to a total delay of 1000.0 p-seconds.
  • Digital-to-phase synthesizers and the delay locked loop circuits are disclosed more fully in co-pending U.S. application Ser. No. 09/633,705 filed on Aug. 7, 2000 entitled “Digital-To-Phase Converter”, in co-pending U.S. application Ser. No. 09/780,077 filed on Feb. 9, 2001 entitled “Direct Digital Synthesizer Based On Delay Line With Sorted Taps”, in co-pending U.S. application Ser. No. 10/000,914 filed on Nov. 2, 2001 entitled “Cascaded Delay Locked Loop Circuit”, and in co-pending U.S. application Ser. No. 10/365,558 filed on Dec. 21, 2001 entitled Digital-To-Phase Converter With Extended Frequency Range”, the subject matter of which is incorporated herein by reference. [0018]
  • In the exemplary embodiment of FIG. 2, the [0019] delay line 220 includes a plurality of output taps between each of the 32 buffers. Each output tap provides a 1.0 GHz output signal having a 360/32=11.25 degree offset relative to the preceding output tap. In FIG. 2, a multiplexor 240 comprises a plurality of inputs coupled to the output signal taps along the delay line 220. A digital phase processor 250 comprises outputs that control the multiplexor 240 in a manner that selects combinations of phase shifted signals along output taps of the delay line to produce a new output signal F OUT 242 having phase and frequency parameters independent of the original input clock signal F CLK 214. The output signal of the digital-to-phase synthesizer may be frequency or phase modulated, which having utility in transmitter applications discussed further below.
  • Digital-to-phase synthesizers are disclosed more fully in co-pending U.S. application Ser. No. 09/633,705 filed on Aug. 7, 2000 entitled “Digital-To-Phase Converter”, in co-pending U.S. application Ser. No. 09/780,077 filed on Feb. 9, 2001 entitled “Direct Digital Synthesizer Based On Delay Line With Sorted Taps”, and in co-pending U.S. application Ser. No. 10/365,558 filed on Dec. 21, 2001 entitled Digital-To-Phase Converter With Extended Frequency Range”, the subject matter of which is incorporated herein by reference. [0020]
  • Digital processing and tap selection windowing of digital-to phase synthesizers of the type utilized in the present invention comprises generally determining when to select a tap or taps and which ones to select. More particularly, the input clock cycle during which to process a tap signal output is determined by a frequency accumulator, and a phase accumulator determines which tap to route to the output path. Routing of selected delayed reference clock signal pulses to a subsequent delay line or output port is controlled by a window trigger signal. [0021]
  • The digital processing and tap selection windowing of digital-to-phase synthesizers is disclosed more fully in co-pending U.S. application Ser. No. 10/050,233 filed on Jan. 16, 2002 entitled “Delayed Locked Loop Synthesizer With Multiple Outputs And Digital Modulation” and in co-pending U.S. application Ser. No. 10/365,558 filed on Dec. 21, 2001 entitled “Digital-To-Phase Converter With Extended Frequency Range”, among the other applications referenced herein, the subject matter of which is incorporated herein by reference. [0022]
  • FIG. 3 illustrates a digital-to-[0023] phase synthesizer architecture 300 comprising a single delay line 320, the output taps of which are independently selectable by a plurality of parallel multiplexors 346, 344, 342 and 340 having corresponding independent output signals FOUTD, FOUTC, FOUTB and FOUTA, all of which have independently controllable frequencies and/or phases.
  • FIG. 4 is an [0024] exemplary radio receiver 400 comprising a digital-to-phase synthesizer 410 having a reference frequency input FREF and one or more outputs having independently controlled frequencies and/or phases, as discussed generally above. The exemplary digital-to-phase synthesizer includes multiple signal outputs FOUT1, FOUT2 and FOUT3. The receiver 400 may be a stand-alone receiver or part of a transceiver.
  • In one embodiment, digital-to-phase synthesizer outputs are coupled to corresponding mixers having corresponding inputs coupled to one or more receiver antennas. In FIG. 4, the digital-to-phase synthesizer outputs F[0025] OUT1, FOUT2 and FOUT3 are coupled to corresponding mixers 420, 422 and 424, respectively. The mixers 420, 422 and 424 are coupled to corresponding antennas 430, 432 and 434, but in other embodiments two or more of the mixers may be coupled to the same antenna. In some embodiments, there may be included amplification and frequency selection of the received signal prior to mixing. Also, the one or more received signals may be mixed with quadrature components of the digital-to-phase synthesizer output signals.
  • The output of the one or more mixers is coupled generally to a demodulator. In FIG. 4, the output of the mixers is filtered by [0026] filters 440, 442 and 444 and digitized at A/ D converters 450, 452 and 454 before processing by baseband processors 460, 462 and 464. In the exemplary digital receiver architecture of FIG. 4, the baseband processing is performed by a digital signal processor (DSP), as illustrated generally in FIG. 1. In embodiments with multiple mixers, the basesband processing may be performed by one or more processors, which may be integrated or discrete components.
  • In some embodiments, illustrated in the receiver process flow chart of FIG. 5, one or more signals are received at [0027] block 510. The received signal is down-converted by mixing 520 with a first digital-to-phase synthesizer output signal, and the down-converted signal is demodulated at block 530. As noted, the received signal or signals may be amplified and subject to frequency selection before mixing. In some embodiments where multiple signals are received, the second signal is down-converted by mixing with a second digital-to-phase synthesizer output signal while down-converting the first received signal.
  • In diversity receiver applications, the received signal is down-converted by mixing it with first and second digital-to-phase synthesizer output signals having the same frequency and the same phase. In one embodiment, the signal is received at first and second antennas having a diversity relationship, for example spacial diversity. Other diversity receiver embodiments are characterized by polarizing diversity, or some form of propagation mode diversity, or time diversity, et cetera as known generally by those having ordinary skill in the art. [0028]
  • In multiple input multiple output (MIMO) receiver applications, a signal received at different antennas of the receiver is mixed with at least two digital-to-phase synthesizer output signals having the same frequency. [0029]
  • In adaptive array receiver applications, a signal received by multiple antennas is mixed with a corresponding multiple of digital-to-phase synthesizer output signals having the same frequency. An adaptive array is realized by changing the phases of at least one of the multiple digital-to-phase synthesizer output signals mixed with the received signal. [0030]
  • In multi-mode receiver applications, the receiver receives multiple signals having different frequencies, for example Global Positioning System (GPS) enabled wireless communications devices, and multi-system cellular devices, combination wide area network (WAN) and cellular communications devices, etc. Multi-mode receivers thus generally include one or more baseband processors capable of processing the variety of signals received. In some applications, the receiver includes different antennas for receiving the various signals, for example a GPS antenna and a multi-band cellular antenna. The received signals are mixed with corresponding digital-to-phase synthesizer output signals having different frequencies and/or phases prior to baseband processing, or demodulation. [0031]
  • In cellular network neighbor list scanning applications, at least two signals having different frequencies are received and mixed with corresponding digital-to-phase synthesizer output signals having different frequencies. Neighbor lists may thus be scanned while receiving another signal on a broadcast or a dedicated channel. [0032]
  • FIG. 6 is an [0033] exemplary radio transmitter 600 comprising a digital-to-phase synthesizer 610 having one or more frequency or phase modulated signal outputs coupled to corresponding antennas 620, 622 and 624 for transmission. The transmitter may be a stand-alone device or part of a transceiver. The modulated signal outputs of the digital-to-phase synthesizer are typically amplified before transmission, for example by amplifiers 630, 632 and 634 in FIG. 6. In some embodiments having more than one modulated output signal from the digital-to-phase synthesizer, the modulated outputs are transmitted from a common antenna, depending upon the requirements of the particular application.
  • In FIG. 6, the digital-to-[0034] phase synthesizer 610 frequency or phase modulates one or more information signals for transmission by selectively tapping the phase shifted outputs signals along the delay line of the digital-to-phase synthesizer, as discussed above and disclosed more fully in one or more of the copending patent applications referenced hereinabove. In FIG. 6, an adaptive array transmitter may be realized by changing the phase of at least one of multiple frequency modulated signals transmitted by the transmitter.
  • FIG. 7 is another exemplary radio transmitter [0035] 700 comprising a digital-to-phase synthesizer 710 having two frequency modulated outputs that are added at a summer 720, the output of which may be amplified before transmission.
  • While the present inventions and what is considered presently to be the best modes thereof have been described in a manner that establishes possession thereof by the inventors and that enables those of ordinary skill in the art to make and use the inventions, it will be understood and appreciated that there are many equivalents to the exemplary embodiments disclosed herein and that myriad modifications and variations may be made thereto without departing from the scope and spirit of the inventions, which are to be limited not by the exemplary embodiments but by the appended claims.[0036]

Claims (35)

What is claimed is:
1. A method in a radio transmitter, comprising:
receiving a first signal;
down-converting the first signal received by mixing it with a first digital-to-phase synthesizer output signal;
receiving a second signal while receiving the first signal;
down-converting the second signal received by mixing it with a second digital-to-phase synthesizer output signal while down-converting the first signal received.
2. The method of claim 1,
generating the first digital-to-phase synthesizer output signal by multiplexing a first plurality of signals tapped along a delay line,
generating the second digital-to-phase synthesizer output signal by multiplexing a second plurality of signals tapped along a delay line.
3. The method of claim 1,
receiving the first signal at a first antenna, receiving the second signal at a second antenna,
the first and second digital-to-phase synthesizer output signals having the same frequency and the same phase.
4. The method of claim 1,
receiving the first signal at a first antenna, receiving the second signal at a second antenna;
the first and second digital-to-phase synthesizer output signals having the same frequency,
realizing an adaptive array by changing the phases of at least one of the first and second digital-to-phase synthesizer output signals.
5. The method of claim 1,
the first and second signals having different frequencies
the first and second digital-to-phase synthesizer output signals having different frequencies.
6. The method of claim 1,
the first signal is the same as the second signal;
receiving the first signal at a first antenna, receiving the second signal at a second antenna,
the first and second digital-to-phase synthesizer output signals having the same frequency.
7. The method of claim 1,
the first signal has a different frequency than the second signal,
scanning a neighbor list by receiving the second signal while receiving the first signal,
the first and second digital-to-phase synthesizer output signals having different frequencies.
8. The method claim 1, mixing the first signal with quadrature components of the first digital-to-phase synthesizer output signal.
9. The method of claim 1, down-converting the first and second signals received by mixing the first and second signals with corresponding first and second fixed frequency digital-to-phase synthesizer output signals.
10. A radio transceiver, comprising:
a digital-to-phase synthesizer having a reference frequency input and a plurality of digital-to-phase synthesizer signal outputs,
an antenna;
a first mixer having a first input coupled to the antenna, a first one of the plurality of digital-to-phase synthesizer signal outputs coupled to the first mixer;
a second mixer having a second input coupled to the antenna, a second one of the plurality of digital-to-phase synthesizer signal outputs coupled to the second mixer;
a demodulator, an output of the first mixer coupled to a first input of the demodulator, an output of the second mixer coupled to a second input of the demodulator.
11. The radio transceiver of claim 10, the digital-to-phase synthesizer comprising:
an integrated phase-locked loop (PLL) voltage controlled oscillator (VCO) having the reference frequency input and an integrated PLL VCO signal output,
a delay line having a delay line input coupled to the integrated PLL VCO signal output;
a phase detector having an input coupled to an output of the delay line, an output of the phase detector coupled to an input of the delay line;
a first multiplexor having a plurality of inputs coupled to signal taps along the delay line, the first multiplexor having the first one of the plurality of digital-to-phase synthesizer signal outputs coupled to the input of the first mixer;
a second multiplexor having a plurality of inputs coupled to signal taps along the delay line, the second multiplexor having the second one of the plurality of digital-to-phase synthesizer signal outputs coupled to the input of the second mixer.
12. The radio transceiver of claim 11, the digital-to-phase synthesizer comprising a digital-to-phase processor and a tap selector for controlling inputs of the first and second multiplexors.
13. The radio transceiver of claim 10, the first and second of the plurality of digital-to-phase synthesizer signal outputs having the same frequency.
14. The radio transceiver of claim 10, the first and second of the plurality of digital-to-phase synthesizer signal outputs having the same phase.
15. The radio transceiver of claim 10, the first and second of the plurality of digital-to-phase synthesizer signal outputs having a different phase.
16. The radio transceiver of claim 10, one of the first and second of the plurality of digital-to-phase synthesizer signal outputs include quadrature components.
17. The radio transceiver of claim 10, the demodulator includes a global positioning system (GPS) baseband processing portion, the demodulator includes a cellular communications baseband processing portion.
18. The radio transceiver of claim 10, the demodulator includes a wireless wide area network (WAN) baseband processing portion, the demodulator includes a cellular communications baseband processing portion.
19. A method in a radio transmitter, comprising:
providing a first modulated signal by modulating a first signal with a digital-to-phase synthesizer;
transmitting the first modulated signal.
20. The method of claim 19, frequency modulating the first signal with a digital-to-phase synthesizer by selectively tapping signals along a delay line of the digital-to-phase synthesizer.
21. The method of claim 19, phase modulating the first signal with a digital-to-phase synthesizer by selectively tapping signals along a delay line of the digital-to-phase synthesizer.
22. The method of claim 19,
providing a second modulated signal by frequency modulating a second signal with a digital-to-phase synthesizer;
transmitting the second modulated signal.
23. The method of claim 22,
providing an amplitude modulated signal by summing the first and second phase modulated signals;
transmitting the amplitude modulated signal.
24. The method of claim 22,
realizing an adaptive array transmitter by changing the phase of at least one of the first and second frequency modulated signals.
25. The method of claim 22, transmitting the first and second modulated signals from a two terminal differential antenna.
26. A radio transceiver comprising
a digital-to-phase synthesizer having a reference frequency input, the digital-to-phase synthesizer having a first frequency modulated signal output;
an antenna,
the first modulated signal output of the digital-to-phase synthesizer coupled to the antenna.
27. The radio transceiver of claim 26, the digital-to-phase synthesizer comprising:
an integrated phase-locked loop (PLL) voltage controlled oscillator (VCO) having the reference frequency input and an integrated PLL VCO signal output,
a delay line comprising having a delay line input coupled to the integrated PLL VCO signal output;
a phase detector having an input coupled to an output of the delay line, an output of the phase detector coupled to an input of the delay line;
a first multiplexor having a plurality of inputs coupled to the delay line, the first multiplexor having the first one of the plurality of digital-to-phase synthesizer signal outputs coupled to the input of the first mixer;
a second multiplexor having a plurality of inputs coupled to the delay line, the second multiplexor having the second one of the plurality of digital-to-phase synthesizer signal outputs coupled to the input of the second mixer.
28. The radio transceiver of claim 26, the digital-to-phase synthesizer having a second modulated signal output coupled to the antenna, frequency modulating the first and second modulated outputs if the digital-to-phase synthseizer.
29. The radio transceiver of claim 28, the antenna is a two terminal differential antenna
30. The radio transceiver of claim 26,
the digital-to-phase synthesizer having a second frequency modulated signal output;
a summer having inputs, the summer having an output coupled to the antenna,
the first frequency modulated signal output of the digital-to-phase converter coupled to a first input of the summer, the second frequency modulated signal output of the digital-to-phase converter coupled to a second input of the summer.
31. A method in a radio transceiver, comprising:
receiving a signal;
down-converting the signal received by mixing it with a digital-to-phase synthesizer output signal;
demodulating the down-converted signal.
32. The method of claim 31, down-converting the signal received by mixing it with a first and second digital-to-phase synthesizer output signals having the same frequency and phase.
33. The method of claim 31,
receiving the signal at first and second separate antennas;
mixing the signal with the first and second digital-to-phase synthesizer output signals having the same frequency,
realizing an adaptive array by changing the phases of at least one of the first and second digital-to-phase synthesizer output signals.
34. The method of claim 31, generating the output signal of the digital-to-phase synthesizer by selecting taps along a delay line of the digital-to-phase synthesizer.
35. The method of claim 31, receiving the signal by receiving first and second signals at a two terminal differential antenna, down-converting the first and second signals received by mixing the first and second signals with corresponding first and second digital-to-phase synthesizer output signals, demodulating the down-converted signals.
US10/206,706 2002-07-26 2002-07-26 Radio transceiver architectures and methods Active 2029-07-14 US8340215B2 (en)

Priority Applications (6)

Application Number Priority Date Filing Date Title
US10/206,706 US8340215B2 (en) 2002-07-26 2002-07-26 Radio transceiver architectures and methods
PCT/US2003/023007 WO2004012343A2 (en) 2002-07-26 2003-07-22 Radio transceiver architectures and methods
CNB038178974A CN100399710C (en) 2002-07-26 2003-07-22 Radio transceiver architectures and methods
KR1020057001381A KR20050029237A (en) 2002-07-26 2003-07-22 Radio transceiver architectures and methods
AU2003256687A AU2003256687A1 (en) 2002-07-26 2003-07-22 Radio transceiver architectures and methods
TW092120433A TW200412731A (en) 2002-07-26 2003-07-25 Radio transceiver architectures and methods

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/206,706 US8340215B2 (en) 2002-07-26 2002-07-26 Radio transceiver architectures and methods

Publications (2)

Publication Number Publication Date
US20040017847A1 true US20040017847A1 (en) 2004-01-29
US8340215B2 US8340215B2 (en) 2012-12-25

Family

ID=30770350

Family Applications (1)

Application Number Title Priority Date Filing Date
US10/206,706 Active 2029-07-14 US8340215B2 (en) 2002-07-26 2002-07-26 Radio transceiver architectures and methods

Country Status (6)

Country Link
US (1) US8340215B2 (en)
KR (1) KR20050029237A (en)
CN (1) CN100399710C (en)
AU (1) AU2003256687A1 (en)
TW (1) TW200412731A (en)
WO (1) WO2004012343A2 (en)

Cited By (15)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20040121753A1 (en) * 2002-04-22 2004-06-24 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
US20050105632A1 (en) * 2003-03-17 2005-05-19 Severine Catreux-Erces System and method for channel bonding in multiple antenna communication systems
US20060045198A1 (en) * 2004-08-30 2006-03-02 Magee David P Single reference clock design for radios used in wireless MIMO communication systems
US20080166988A1 (en) * 2003-05-05 2008-07-10 Marvell World Trade Ltd. Dual Antenna System Having One Phase Lock Loop
US20080205542A1 (en) * 2007-02-28 2008-08-28 Ahmadreza Rofougaran Method and system for efficient transmission and reception of rf energy in mimo systems using polar modulation and direct digital frequency synthesis
US20080261551A1 (en) * 2003-03-17 2008-10-23 Broadcom Corporation System and method for channel bonding in multiple antenna communication systems
US20090058716A1 (en) * 2006-08-07 2009-03-05 Thomas Steven H Precision radio frequency delay device
US20090079474A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for generation of signals up to extremely high frequencies using a delay block
US20090079475A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for transmission and/or reception of signals up to extremely high frequencies utilizing a delay circuit
US20090080541A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for transmission and/or reception of signals utilizing a delay circuit and ddfs
US20090156147A1 (en) * 2007-12-12 2009-06-18 Ahmadreza Rofougaran Method and system for on-demand receiver supply voltage and current
GB2458908A (en) * 2008-04-01 2009-10-07 Michael Frank Castle Low power multi-channel signal processor
CN103580609A (en) * 2012-08-07 2014-02-12 晨星软件研发(深圳)有限公司 Device, system and method for correcting second-order inter-modulation distortion
US8831158B2 (en) 2012-03-29 2014-09-09 Broadcom Corporation Synchronous mode tracking of multipath signals
US9219506B2 (en) 2011-06-01 2015-12-22 Hitachi, Ltd. Wireless transmitter, wireless receiver, wireless communication system, elevator control system, and transformer equipment control system

Families Citing this family (4)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
CN100593912C (en) * 2005-02-03 2010-03-10 松下电器产业株式会社 Transmitter and radio communication device
JP2012023565A (en) * 2010-07-14 2012-02-02 Sony Corp Communication system and communication device
US9520935B2 (en) * 2013-03-15 2016-12-13 Shure Acquisition Holdings, Inc. Wireless audio receiver system and method
CN107342793B (en) * 2016-04-28 2021-06-29 松下知识产权经营株式会社 Power transmitting device, power receiving device, and power transmission system

Citations (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2674194A (en) * 1953-02-05 1954-04-06 Reda Pump Company Combined protecting and coupling unit for liquid-filled submergible electric motors
US2783400A (en) * 1955-08-05 1957-02-26 Reda Pump Company Protecting unit for oil-filled submergible electric motors
US3741298A (en) * 1971-05-17 1973-06-26 L Canton Multiple well pump assembly
US4742563A (en) * 1985-06-11 1988-05-03 Nec Corporation System and method for diversity reception of signals
US4934458A (en) * 1988-03-10 1990-06-19 Warburton James G Small diameter dual pump pollutant recovery system
US5068628A (en) * 1990-11-13 1991-11-26 Level One Communications, Inc. Digitally controlled timing recovery loop
US5099920A (en) * 1988-03-10 1992-03-31 Warburton James G Small diameter dual pump pollutant recovery system
US5239274A (en) * 1992-05-26 1993-08-24 Digital Equipment Corporation Voltage-controlled ring oscillator using complementary differential buffers for generating multiple phase signals
US5247469A (en) * 1991-05-23 1993-09-21 Proxim, Inc. Digital frequency synthesizer and method with vernier interpolation
US5260608A (en) * 1990-02-06 1993-11-09 Bull, S.A. Phase-locked loop and resulting frequency multiplier
US5303400A (en) * 1990-04-23 1994-04-12 Pioneer Electronic Corporation Radio frequency receiver including dual receivers for increasing scanning speed
US5404943A (en) * 1994-03-29 1995-04-11 Strawn; Wesley O. Multiple pump assembly for wells
US5428318A (en) * 1994-02-15 1995-06-27 At&T Corp. Voltage controlled ring oscillator producing a sum output
US5451894A (en) * 1993-02-24 1995-09-19 Advanced Micro Devices, Inc. Digital full range rotating phase shifter
US5471659A (en) * 1993-07-26 1995-11-28 Wong; Danny C. Y. Dual radio
US5535247A (en) * 1993-09-24 1996-07-09 Motorola, Inc. Frequency modifier for a transmitter
US5561692A (en) * 1993-12-09 1996-10-01 Northern Telecom Limited Clock phase shifting method and apparatus
US5668504A (en) * 1995-07-13 1997-09-16 Sgs-Thomson Microelectronics S.A. Frequency synthesizer
US5748683A (en) * 1994-12-29 1998-05-05 Motorola, Inc. Multi-channel transceiver having an adaptive antenna array and method
US5764111A (en) * 1997-02-18 1998-06-09 Motorola Inc. Voltage controlled ring oscillator frequency multiplier
US5805003A (en) * 1995-11-02 1998-09-08 Cypress Semiconductor Corp. Clock frequency synthesis using delay-locked loop
US5913155A (en) * 1996-02-14 1999-06-15 Sony Corportaion Broadcasting signal receiving apparatus and pulse counting demodulators
US5955902A (en) * 1996-04-01 1999-09-21 Kabushiki Kaisha Toshiba Frequency multiplier using a voltage controlled delay circuit
US6009134A (en) * 1996-09-02 1999-12-28 Lg Semicon Co., Ltd. Timing restoration circuit for pulse amplitude modulation (PAM)-type communication system
US6044120A (en) * 1997-05-01 2000-03-28 Lucent Technologies Inc. Time-varying weight estimation
US6100735A (en) * 1998-11-19 2000-08-08 Centillium Communications, Inc. Segmented dual delay-locked loop for precise variable-phase clock generation
US6119780A (en) * 1997-12-11 2000-09-19 Camco International, Inc. Wellbore fluid recovery system and method
US6148186A (en) * 1996-08-27 2000-11-14 Nec Corporation Method of combining received signal of diversity type radio device and diversity type radio device
US6205193B1 (en) * 1998-10-15 2001-03-20 Ericsson Inc. Systems and methods for fast terminal synchronization in a wireless communication system
US6226505B1 (en) * 1996-11-20 2001-05-01 Nec Corporation Automatic frequency correction apparatus and method for radio calling system
US6236690B1 (en) * 1993-09-13 2001-05-22 Matsushita Electric Industrial Co., Ltd. Direct-conversion receiver for digital-modulation signal
US6250390B1 (en) * 1999-01-04 2001-06-26 Camco International, Inc. Dual electric submergible pumping systems for producing fluids from separate reservoirs
US6353649B1 (en) * 2000-06-02 2002-03-05 Motorola, Inc. Time interpolating direct digital synthesizer
US20020032042A1 (en) * 2000-02-18 2002-03-14 Poplawsky Ralph C. Exporting controls to an external device connected to a portable phone system
US6380786B1 (en) * 1997-11-14 2002-04-30 Texas Instruments Incorporated Digital phase lock loop
US6385442B1 (en) * 1998-03-04 2002-05-07 Symbol Technologies, Inc. Multiphase receiver and oscillator
US20020089381A1 (en) * 2001-01-08 2002-07-11 International Business Machines Corporation Linear voltage controlled oscillator transconductor with gain compensation
US6445252B1 (en) * 1999-09-29 2002-09-03 Siemens Aktiengesellscaft Digital phase locked loop for different frequency bands
US6463266B1 (en) * 1999-08-10 2002-10-08 Broadcom Corporation Radio frequency control for communications systems
US6515633B2 (en) * 2000-11-17 2003-02-04 Ems Technologies, Inc. Radio frequency isolation card
US6556630B1 (en) * 1999-12-29 2003-04-29 Ge Medical Systems Information Technologies Dual band telemetry system
US20030099321A1 (en) * 2001-11-02 2003-05-29 Jui-Kuo Juan Cascaded delay locked loop circuit
US20030119465A1 (en) * 2001-12-21 2003-06-26 Martin Frederick L. Method and apparatus for digital frequency synthesis
US6791379B1 (en) * 1998-12-07 2004-09-14 Broadcom Corporation Low jitter high phase resolution PLL-based timing recovery system
US6906570B2 (en) * 2002-07-23 2005-06-14 Lg Electronics Inc. Multi clock deciding system
US6954097B2 (en) * 1997-06-20 2005-10-11 Micron Technology, Inc. Method and apparatus for generating a sequence of clock signals
US6995621B1 (en) * 2003-09-17 2006-02-07 Hewlett-Packard Development Company, L.P. On-chip variable oscillator method and apparatus
US7098710B1 (en) * 2003-11-21 2006-08-29 Xilinx, Inc. Multi-speed delay-locked loop
US7148758B1 (en) * 2004-08-13 2006-12-12 Xilinx, Inc. Integrated circuit with digitally controlled phase-locked loop
US7157951B1 (en) * 2004-04-30 2007-01-02 Xilinx, Inc. Digital clock manager capacitive trim unit
US7323917B2 (en) * 2003-09-15 2008-01-29 Texas Instruments Incorporated Method and apparatus for synthesizing a clock signal having a frequency near the frequency of a source clock signal

Family Cites Families (2)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JP3477803B2 (en) 1994-03-18 2003-12-10 ソニー株式会社 Delay device and delay phase output device
JPH08195703A (en) * 1995-01-17 1996-07-30 Toshiba Corp Radio communication equipment

Patent Citations (51)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US2674194A (en) * 1953-02-05 1954-04-06 Reda Pump Company Combined protecting and coupling unit for liquid-filled submergible electric motors
US2783400A (en) * 1955-08-05 1957-02-26 Reda Pump Company Protecting unit for oil-filled submergible electric motors
US3741298A (en) * 1971-05-17 1973-06-26 L Canton Multiple well pump assembly
US4742563A (en) * 1985-06-11 1988-05-03 Nec Corporation System and method for diversity reception of signals
US4934458A (en) * 1988-03-10 1990-06-19 Warburton James G Small diameter dual pump pollutant recovery system
US5099920A (en) * 1988-03-10 1992-03-31 Warburton James G Small diameter dual pump pollutant recovery system
US5260608A (en) * 1990-02-06 1993-11-09 Bull, S.A. Phase-locked loop and resulting frequency multiplier
US5303400A (en) * 1990-04-23 1994-04-12 Pioneer Electronic Corporation Radio frequency receiver including dual receivers for increasing scanning speed
US5068628A (en) * 1990-11-13 1991-11-26 Level One Communications, Inc. Digitally controlled timing recovery loop
US5247469A (en) * 1991-05-23 1993-09-21 Proxim, Inc. Digital frequency synthesizer and method with vernier interpolation
US5239274A (en) * 1992-05-26 1993-08-24 Digital Equipment Corporation Voltage-controlled ring oscillator using complementary differential buffers for generating multiple phase signals
US5451894A (en) * 1993-02-24 1995-09-19 Advanced Micro Devices, Inc. Digital full range rotating phase shifter
US5471659A (en) * 1993-07-26 1995-11-28 Wong; Danny C. Y. Dual radio
US6236690B1 (en) * 1993-09-13 2001-05-22 Matsushita Electric Industrial Co., Ltd. Direct-conversion receiver for digital-modulation signal
US5535247A (en) * 1993-09-24 1996-07-09 Motorola, Inc. Frequency modifier for a transmitter
US5561692A (en) * 1993-12-09 1996-10-01 Northern Telecom Limited Clock phase shifting method and apparatus
US5428318A (en) * 1994-02-15 1995-06-27 At&T Corp. Voltage controlled ring oscillator producing a sum output
US5404943A (en) * 1994-03-29 1995-04-11 Strawn; Wesley O. Multiple pump assembly for wells
US5748683A (en) * 1994-12-29 1998-05-05 Motorola, Inc. Multi-channel transceiver having an adaptive antenna array and method
US5668504A (en) * 1995-07-13 1997-09-16 Sgs-Thomson Microelectronics S.A. Frequency synthesizer
US5805003A (en) * 1995-11-02 1998-09-08 Cypress Semiconductor Corp. Clock frequency synthesis using delay-locked loop
US5913155A (en) * 1996-02-14 1999-06-15 Sony Corportaion Broadcasting signal receiving apparatus and pulse counting demodulators
US5955902A (en) * 1996-04-01 1999-09-21 Kabushiki Kaisha Toshiba Frequency multiplier using a voltage controlled delay circuit
US6148186A (en) * 1996-08-27 2000-11-14 Nec Corporation Method of combining received signal of diversity type radio device and diversity type radio device
US6009134A (en) * 1996-09-02 1999-12-28 Lg Semicon Co., Ltd. Timing restoration circuit for pulse amplitude modulation (PAM)-type communication system
US6226505B1 (en) * 1996-11-20 2001-05-01 Nec Corporation Automatic frequency correction apparatus and method for radio calling system
US5764111A (en) * 1997-02-18 1998-06-09 Motorola Inc. Voltage controlled ring oscillator frequency multiplier
US6044120A (en) * 1997-05-01 2000-03-28 Lucent Technologies Inc. Time-varying weight estimation
US6954097B2 (en) * 1997-06-20 2005-10-11 Micron Technology, Inc. Method and apparatus for generating a sequence of clock signals
US6380786B1 (en) * 1997-11-14 2002-04-30 Texas Instruments Incorporated Digital phase lock loop
US6119780A (en) * 1997-12-11 2000-09-19 Camco International, Inc. Wellbore fluid recovery system and method
US6385442B1 (en) * 1998-03-04 2002-05-07 Symbol Technologies, Inc. Multiphase receiver and oscillator
US6205193B1 (en) * 1998-10-15 2001-03-20 Ericsson Inc. Systems and methods for fast terminal synchronization in a wireless communication system
US6100735A (en) * 1998-11-19 2000-08-08 Centillium Communications, Inc. Segmented dual delay-locked loop for precise variable-phase clock generation
US6791379B1 (en) * 1998-12-07 2004-09-14 Broadcom Corporation Low jitter high phase resolution PLL-based timing recovery system
US6250390B1 (en) * 1999-01-04 2001-06-26 Camco International, Inc. Dual electric submergible pumping systems for producing fluids from separate reservoirs
US6463266B1 (en) * 1999-08-10 2002-10-08 Broadcom Corporation Radio frequency control for communications systems
US6445252B1 (en) * 1999-09-29 2002-09-03 Siemens Aktiengesellscaft Digital phase locked loop for different frequency bands
US6556630B1 (en) * 1999-12-29 2003-04-29 Ge Medical Systems Information Technologies Dual band telemetry system
US20020032042A1 (en) * 2000-02-18 2002-03-14 Poplawsky Ralph C. Exporting controls to an external device connected to a portable phone system
US6353649B1 (en) * 2000-06-02 2002-03-05 Motorola, Inc. Time interpolating direct digital synthesizer
US6515633B2 (en) * 2000-11-17 2003-02-04 Ems Technologies, Inc. Radio frequency isolation card
US20020089381A1 (en) * 2001-01-08 2002-07-11 International Business Machines Corporation Linear voltage controlled oscillator transconductor with gain compensation
US20030099321A1 (en) * 2001-11-02 2003-05-29 Jui-Kuo Juan Cascaded delay locked loop circuit
US20030119465A1 (en) * 2001-12-21 2003-06-26 Martin Frederick L. Method and apparatus for digital frequency synthesis
US6906570B2 (en) * 2002-07-23 2005-06-14 Lg Electronics Inc. Multi clock deciding system
US7323917B2 (en) * 2003-09-15 2008-01-29 Texas Instruments Incorporated Method and apparatus for synthesizing a clock signal having a frequency near the frequency of a source clock signal
US6995621B1 (en) * 2003-09-17 2006-02-07 Hewlett-Packard Development Company, L.P. On-chip variable oscillator method and apparatus
US7098710B1 (en) * 2003-11-21 2006-08-29 Xilinx, Inc. Multi-speed delay-locked loop
US7157951B1 (en) * 2004-04-30 2007-01-02 Xilinx, Inc. Digital clock manager capacitive trim unit
US7148758B1 (en) * 2004-08-13 2006-12-12 Xilinx, Inc. Integrated circuit with digitally controlled phase-locked loop

Cited By (33)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7636554B2 (en) 2002-04-22 2009-12-22 Ipr Licensing, Inc. Multiple-input multiple-output radio transceiver
US10326501B2 (en) 2002-04-22 2019-06-18 Ipr Licensing, Inc. Multiple-input multiple-output radio transceiver
US9374139B2 (en) 2002-04-22 2016-06-21 Ipr Licensing, Inc. Multiple-input multiple-output radio transceiver
US8463199B2 (en) 2002-04-22 2013-06-11 Ipr Licensing, Inc. Multiple-input multiple-output radio transceiver
US20040121753A1 (en) * 2002-04-22 2004-06-24 Cognio, Inc. Multiple-Input Multiple-Output Radio Transceiver
US20100099366A1 (en) * 2002-04-22 2010-04-22 Ipr Licensing, Inc. Multiple-input multiple-output radio transceiver
US8185075B2 (en) 2003-03-17 2012-05-22 Broadcom Corporation System and method for channel bonding in multiple antenna communication systems
US7391832B2 (en) * 2003-03-17 2008-06-24 Broadcom Corporation System and method for channel bonding in multiple antenna communication systems
US20050105632A1 (en) * 2003-03-17 2005-05-19 Severine Catreux-Erces System and method for channel bonding in multiple antenna communication systems
US20080261551A1 (en) * 2003-03-17 2008-10-23 Broadcom Corporation System and method for channel bonding in multiple antenna communication systems
US20080166988A1 (en) * 2003-05-05 2008-07-10 Marvell World Trade Ltd. Dual Antenna System Having One Phase Lock Loop
US8301099B2 (en) 2003-05-05 2012-10-30 Marvell World Trade Ltd. Method and apparatus for downconverting a plurality of frequency modulated signals from a carrier frequency to baseband
US8170518B2 (en) * 2003-05-05 2012-05-01 Marvell World Trade Ltd. Dual antenna system having one phase lock loop
US20060045198A1 (en) * 2004-08-30 2006-03-02 Magee David P Single reference clock design for radios used in wireless MIMO communication systems
US7548188B2 (en) 2006-08-07 2009-06-16 Honeywell International Inc. Precision radio frequency delay device
US20090058716A1 (en) * 2006-08-07 2009-03-05 Thomas Steven H Precision radio frequency delay device
US8160168B2 (en) 2007-02-28 2012-04-17 Broadcom Corporation Method and system for efficient transmission and reception of RF energy in MIMO systems using polar modulation and direct digital frequency synthesis
US20080205542A1 (en) * 2007-02-28 2008-08-28 Ahmadreza Rofougaran Method and system for efficient transmission and reception of rf energy in mimo systems using polar modulation and direct digital frequency synthesis
US7936833B2 (en) * 2007-02-28 2011-05-03 Broadcom Corporation Method and system for efficient transmission and reception of RF energy in MIMO systems using polar modulation and direct digital frequency synthesis
US20110206149A1 (en) * 2007-02-28 2011-08-25 Ahmadreza Rofougaran Method and system for efficient transmission and reception of rf energy in mimo systems using polar modulation and direct digital frequency synthesis
US8046621B2 (en) 2007-09-24 2011-10-25 Broadcom Corporation Method and system for generation of signals up to extremely high frequencies using a delay block
US8059706B2 (en) 2007-09-24 2011-11-15 Broadcom Corporation Method and system for transmission and/or reception of signals utilizing a delay circuit and DDFS
US8160506B2 (en) 2007-09-24 2012-04-17 Broadcom Corporation Method and system for transmission and/or reception of signals up to extremely high frequencies utilizing a delay circuit
US20090080541A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for transmission and/or reception of signals utilizing a delay circuit and ddfs
US20090079475A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for transmission and/or reception of signals up to extremely high frequencies utilizing a delay circuit
US20090079474A1 (en) * 2007-09-24 2009-03-26 Ahmadreza Rofougaran Method and system for generation of signals up to extremely high frequencies using a delay block
US20090156147A1 (en) * 2007-12-12 2009-06-18 Ahmadreza Rofougaran Method and system for on-demand receiver supply voltage and current
US8447260B2 (en) 2007-12-12 2013-05-21 Broadcom Corporation Method and system for on-demand receiver supply voltage and current
GB2458908B (en) * 2008-04-01 2010-02-24 Michael Frank Castle Low power signal processor
GB2458908A (en) * 2008-04-01 2009-10-07 Michael Frank Castle Low power multi-channel signal processor
US9219506B2 (en) 2011-06-01 2015-12-22 Hitachi, Ltd. Wireless transmitter, wireless receiver, wireless communication system, elevator control system, and transformer equipment control system
US8831158B2 (en) 2012-03-29 2014-09-09 Broadcom Corporation Synchronous mode tracking of multipath signals
CN103580609A (en) * 2012-08-07 2014-02-12 晨星软件研发(深圳)有限公司 Device, system and method for correcting second-order inter-modulation distortion

Also Published As

Publication number Publication date
AU2003256687A1 (en) 2004-02-16
TW200412731A (en) 2004-07-16
CN100399710C (en) 2008-07-02
KR20050029237A (en) 2005-03-24
WO2004012343A3 (en) 2004-05-06
CN1672333A (en) 2005-09-21
US8340215B2 (en) 2012-12-25
AU2003256687A8 (en) 2004-02-16
WO2004012343A2 (en) 2004-02-05

Similar Documents

Publication Publication Date Title
US8340215B2 (en) Radio transceiver architectures and methods
US5974305A (en) Dual band architectures for mobile stations
JP4354637B2 (en) Method and apparatus for down-converting transmitted signals using multiple modulation formats to a common intermediate frequency range
US7502595B2 (en) Radio equipment communicatable in two frequency bands and method for generating local oscillator signal in radio equipment
CN101103538A (en) Communication device, multi-band reception device, and reception device
US7945228B2 (en) Receiver and electronic apparatus using the same
US6925294B2 (en) Antenna receiver in which carrier-to-noise ratio of demodulation signal is improved
US7158583B2 (en) Multiple communication protocols with common sampling rate
US20050013344A1 (en) Wideband quadrature generation technique requiring only narrowband components and method thereof
WO2003094377A1 (en) Frequency synthesizers for supporting voice communication and wireless networking standards
JP4583210B2 (en) Wireless communication device and mobile phone terminal
EP1207627A1 (en) An efficient GS;/DSC/UMTS (UTRA/FDD) RF transceiver architecture
KR20040032890A (en) Multi-band transceivers with reduced frequency sources for digital transmissions
JPH05259934A (en) Transmitting/receiving device
JPH0738478A (en) Diversity reception circuit after detection
US8086209B2 (en) Method and apparatus for frequency mixing of radio frequency signals
JP3530504B2 (en) Wireless transmission / reception device and mobile phone using the same
US20070263756A1 (en) Mobile communication terminal having clock control function and clock control method for the same
JP2000091945A (en) Transmitter receiver
JP2001086028A (en) Mobile radio terminal equipment and radio circuit
JPH11150488A (en) Multi-band radio terminal equipment
JP2002208975A (en) Digital satellite broadcasting receiver
JPH10242879A (en) Community receiver

Legal Events

Date Code Title Description
AS Assignment

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ALBERTH, WILLIAM, JR.;KLOMSDORF, ARMIN;STENGEL, ROBERT;REEL/FRAME:013329/0004;SIGNING DATES FROM 20020726 TO 20020729

Owner name: MOTOROLA, INC., ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:ALBERTH, WILLIAM, JR.;KLOMSDORF, ARMIN;STENGEL, ROBERT;SIGNING DATES FROM 20020726 TO 20020729;REEL/FRAME:013329/0004

AS Assignment

Owner name: MOTOROLA MOBILITY, INC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA, INC;REEL/FRAME:025673/0558

Effective date: 20100731

AS Assignment

Owner name: MOTOROLA MOBILITY LLC, ILLINOIS

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA MOBILITY, INC.;REEL/FRAME:028829/0856

Effective date: 20120622

STCF Information on status: patent grant

Free format text: PATENTED CASE

AS Assignment

Owner name: GOOGLE TECHNOLOGY HOLDINGS LLC, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:MOTOROLA MOBILITY LLC;REEL/FRAME:034432/0001

Effective date: 20141028

FPAY Fee payment

Year of fee payment: 4

MAFP Maintenance fee payment

Free format text: PAYMENT OF MAINTENANCE FEE, 8TH YEAR, LARGE ENTITY (ORIGINAL EVENT CODE: M1552); ENTITY STATUS OF PATENT OWNER: LARGE ENTITY

Year of fee payment: 8