US20030214867A1 - Serially sensing the output of multilevel cell arrays - Google Patents

Serially sensing the output of multilevel cell arrays Download PDF

Info

Publication number
US20030214867A1
US20030214867A1 US10/147,557 US14755702A US2003214867A1 US 20030214867 A1 US20030214867 A1 US 20030214867A1 US 14755702 A US14755702 A US 14755702A US 2003214867 A1 US2003214867 A1 US 2003214867A1
Authority
US
United States
Prior art keywords
latch
sense amplifier
output
memory
coupled
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Abandoned
Application number
US10/147,557
Inventor
Matthew Goldman
Balaji Srinivasan
Hernan Castro
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Intel Corp
Original Assignee
Intel Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Intel Corp filed Critical Intel Corp
Priority to US10/147,557 priority Critical patent/US20030214867A1/en
Assigned to INTEL CORPORATION reassignment INTEL CORPORATION ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: CASTRO, HERNAN, GOLDMAN, MATTHEW, SRINIVASAN, BALAJI
Priority to PCT/US2003/013630 priority patent/WO2003100786A2/en
Priority to KR1020047018475A priority patent/KR100647962B1/en
Priority to AU2003232029A priority patent/AU2003232029A1/en
Priority to CNB038111039A priority patent/CN100538893C/en
Priority to TW092112428A priority patent/TWI300567B/en
Publication of US20030214867A1 publication Critical patent/US20030214867A1/en
Priority to US11/196,026 priority patent/US7106626B2/en
Priority to US11/493,060 priority patent/US7304889B2/en
Abandoned legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/106Data output latches
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C11/00Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C11/56Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency
    • G11C11/5621Digital stores characterised by the use of particular electric or magnetic storage elements; Storage elements therefor using storage elements with more than two stable states represented by steps, e.g. of voltage, current, phase, frequency using charge storage in a floating gate
    • G11C11/5642Sensing or reading circuits; Data output circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/04Erasable programmable read-only memories electrically programmable using variable threshold transistors, e.g. FAMOS
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/06Sense amplifiers; Associated circuits, e.g. timing or triggering circuits
    • G11C7/062Differential amplifiers of non-latching type, e.g. comparators, long-tailed pairs
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C7/00Arrangements for writing information into, or reading information out from, a digital store
    • G11C7/10Input/output [I/O] data interface arrangements, e.g. I/O data control circuits, I/O data buffers
    • G11C7/1051Data output circuits, e.g. read-out amplifiers, data output buffers, data output registers, data output level conversion circuits
    • G11C7/1069I/O lines read out arrangements
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C2211/00Indexing scheme relating to digital stores characterized by the use of particular electric or magnetic storage elements; Storage elements therefor
    • G11C2211/56Indexing scheme relating to G11C11/56 and sub-groups for features not covered by these groups
    • G11C2211/564Miscellaneous aspects
    • G11C2211/5642Multilevel memory with buffers, latches, registers at input or output

Definitions

  • This invention relates generally to serially sensing the output of multilevel flash memories.
  • Data is read from a nonvolatile memory by comparing a voltage or current generated from the stored data with a reference voltage or current.
  • the process of reading data involves comparing the voltage or current generated from the data to a series of references in order to determine the position of the generated voltage relative to the references.
  • the sensing scheme for reading data from multilevel cells involves using one sense amplifier for each reference level.
  • This approach may be called parallel sensing.
  • serial sensing a single sense amplifier may be utilized to sense the multilevel cell. This has the advantage of reducing the amount of silicon area used for sensing circuitry by a factor of N where N is the number of reference voltages.
  • the serial sense scheme matches the load on the cell dependent voltage or current with the load on the references.
  • the parallel sense scheme the cell dependent voltage or current has N sense amplifier loads while each reference has only one sense amplifier load. This mismatch can create offsets in the amplification that may necessitate additional circuitry or may call for greater differential margin.
  • FIG. 1 is a schematic depiction of a serial sense scheme in accordance with one embodiment of the present invention
  • FIG. 2 is an optimized serial sense algorithm in accordance with the prior art
  • FIG. 3 is a depiction of a latching mechanism for a serial sense scheme in accordance with one embodiment of the present invention
  • FIG. 4 is a depiction of a latching mechanism in accordance with another embodiment of the present invention.
  • FIG. 5 is a schematic depiction of a latching scheme in accordance with still another embodiment of the present invention.
  • FIG. 6 is a schematic depiction of another embodiment of the present invention.
  • FIG. 7 is a flow chart for the embodiment shown in FIG. 6 in accordance with one embodiment of the present invention.
  • FIG. 8 is a schematic depiction of another embodiment of the present invention.
  • FIG. 9 is a schematic depiction of another embodiment of the present invention.
  • a serial sensing scheme includes a single sense amplifier 16 for a multilevel cell having two bits per cell.
  • the data is compared to a reference in order to determine whether that data is a binary ‘1’ or a binary ‘0’.
  • the output of the data evaluation will take on one of four levels—[0,0], [0,1], [1,0] or [1,1].
  • the present invention is not limited to any particular number of bits per cell in multilevel memory cells. While generally multilevel cells may be utilized in association with flash memories, the present invention is not so limited.
  • the mid-point voltage or current reference of three reference levels is one input to the sense amplifier 16 .
  • the mid-point reference two is between the levels corresponding to [0,1] and [1,0] outputs from the sensed cells.
  • a cell dependent voltage or current from an array cell holding random data is fed to the other input of the sense amplifier 16 .
  • the output of the sense operation is the more significant bit (MSB) data for the cell being sensed.
  • the serial sense scheme uses the output of the first sense operation (i.e., the MSB) to decide what reference to use for the second sensing operation for the same cell dependent voltage or current.
  • the reference level used for the second sensing operation is the reference three.
  • the reference level three is between the [0,0] and [0,1] outputs from the sensed cells.
  • the output of the sense amplifier 16 is fed back through the less significant bit (LSB) logic 18 to select, in the second cycle, whether to input either the reference level one or the reference level three to the upper input terminal of the sense amplifier 16 .
  • the reference level used for the second sensing operation is the reference one.
  • the reference one is between the [1,0] and [1,1] outputs of the sensed cells.
  • such sequential search techniques may take substantially longer to reach a solution than the binomial search algorithm illustrated in FIG. 2.
  • the reference two is applied to the upper terminal of the sense amplifier 16 as indicated at 20 . If the more significant bit is a zero, then the reference level three is applied to the sense amplifier 16 in the second cycle as indicated at 22 . Conversely, if the more significant bit is a one, then the reference level one is applied in the second cycle, as indicated at 24 . Then, the next comparison may result in a zero, in which case the output is [1,0], or one in which case the output is [1,1]. Similarly, in an embodiment in which the reference level three is applied in the second cycle, as indicated at 22 , the output is either [0,0] or [0,1].
  • FIG. 3 shows a more detailed embodiment of the less significant bit logic 18 .
  • the local sense amplifier 36 is coupled to an array cell 28 and to a reference cell 30 or 32 , chosen based on the data stored in a local latch 40 .
  • the local latch 40 is coupled to the output of the local sense amplifier 36 between the local sense amplifier 36 and the peripheral output latch 38 .
  • the periphery output latch 38 and the local latch 40 are both driven by the same local sense amplifier 36 output.
  • the control logic and voltage level shifting 42 converts the latch data into two separate control signals to choose between the reference one indicated at 30 and the reference three indicated at 32 . More particularly, the control logic and level shifting 42 closes one of the switches 34 a and 34 c and opens the other of the two switches 34 to provide the appropriate reference to the local sense amplifier 36 .
  • the level shifting function that drives a switch 34 a or 34 c and selects the one of two references 30 or 32 may be incorporated directly into the local latch 40 a . This may eliminate one operation in the feedback path, in accordance with some embodiments, at the expense of forcing the control logic and level shifting 42 a to be at the same raised voltage level as the output from the local latch 40 a . Otherwise the embodiment of FIG. 4 is similar to the embodiment of FIG. 3.
  • the local latch 40 b may be placed between the local sense amplifier 36 and the periphery output latch 38 .
  • This implementation matches the output latch 38 data with the data fed back to the control logic and level shifting 42 b to control the less significant bit reference selection. This matching may be important when validating the programming of a cell 28 with a threshold very close to the midpoint reference two, in some embodiments.
  • a sense amplifier 36 is coupled to a multilevel cell word multiplexer (MUX) 68 .
  • the sense amplifier 36 may correspond to any serial sensing scheme including one of the sense amplifier arrangements shown in FIG. 1, 3, 4 or 5 .
  • the switch 44 a is closed and the switches 44 b are opened.
  • the switch 44 c is also opened.
  • the more significant bit data may then be transferred to the intermediate latch 40 .
  • the switch 44 a is opened capturing the more significant bit data in the intermediate latch 40 with the switch 44 b still open and the switch 44 c closed.
  • the less significant bit data can be sensed without disturbing the more significant bit data.
  • the switch 44 b is closed (the switch 44 a remains open) and the switches 54 and 62 are opened.
  • both the more significant bit and less significant bit data are transferred to a second set of latches 52 and 60 , respectively.
  • the switches 54 and 62 are closed just before (or at least simultaneously with) opening the switch 44 b making the data available to the inputs of the MLC word multiplexer 68 .
  • Data is captured in the latches 52 and 60 prior to being disconnected from the latches 40 and sense amplifier 36 .
  • a subsequent MSB and LSB sense operation can be undertaken without disturbing the data from the previous sensing sequence while simultaneously driving the prior data through the multiplexer.
  • Sequencing of the sets of latches 40 , 52 and 60 can be entirely controlled by a single pulse indicating that the more significant bit sensing is occurring. That is, when the more significant bit sensing is ongoing, the switch 44 a is closed and the switch 44 b is opened. When the more significant bit sensing is complete, the switch 44 a is opened and the switch 44 b is closed.
  • the switch 44 b may be controlled independently via the system clock to ensure that the second set of less significant bit data does not overwrite the first or more significant bit data.
  • multiple words are read at the same time, such that each word can be clocked out without having to wait an additional sensing interval for each word after the first word.
  • a multilevel cell memory can have a continuous burst capability using serial sensing in some embodiments.
  • a continuous burst is an ongoing synchronous burst where the sense circuitry reads the next batch of words while a prior batch is being parsed.
  • the sense circuits provide 64 bits of data at once, 192 latches are employed to hold the rest of the data.
  • 64 bits may be resident in the sense amplifiers 36 and 64 bits may be resident in the latches 40 , 56 , and 60 , respectively.
  • the output of the multiplexer 68 controlled by word select bits, includes both the more and less significant bits.
  • the intermediate latch 40 includes a pair of inverters 48 and 50 .
  • the intermediate latch 40 has a switch 44 c controlled by the inverse of the signal that controls the switch 44 a .
  • the latch 52 includes a switch 54 and a pair of inverters 56 and 58 .
  • the state of the switch 54 is the opposite the state of the switch 44 b .
  • the state of the switch 62 is the opposite of the state of the switches 44 b .
  • the latch 60 also includes inverters 64 and 66 .
  • the switches 44 c , 54 and 62 control the output of their respective latches.
  • the more significant bit data goes to the upper input of the multiplexer 68 and the least significant bit data goes to the lower input of the multiplexer 68 wherein the data is combined.
  • a control 69 outputs the signals A, ⁇ overscore (A) ⁇ , B, and ⁇ overscore (B) ⁇ which go to the switches 44 a , 44 c , 44 b , 54 and 62 as indicated in FIG. 6.
  • the control 69 may also issue the word select bits (WSB) that control the multiplexer 68 .
  • the control 69 may be implemented in hardware, software or firmware.
  • control 69 implements a data sequencing flow 100 that initially determines whether more significant bit data has been sensed, as determined at 102 . If so, the signal A is activated to close its respective switch and the signals B, ⁇ overscore (A) ⁇ are activated to open switches, all as indicated in block 104 .
  • a check at diamond 106 determines whether a time period has expired.
  • the available time may be a time sufficient to capture the most significant bit data in the latch 40 in one embodiment.
  • Other techniques may also be utilized to determine when to proceed.
  • the signal A is operated to open its corresponding switch and the signal ⁇ overscore (A) ⁇ is operated to close its corresponding switches, as indicated in block 108 .
  • a check at diamond 110 determines whether the less significant bit data has been sensed. If so, the signal B is operated to close its corresponding switches and the signal B is operated to open its corresponding switches as indicated in block 112 .
  • a check at diamond 114 determines whether a time expiration has occurred. Again the time expiration may indicate a time sufficient to enable the less significant data to be latched in the latch 60 . Other techniques may be utilized as well.
  • the signal B may be operated to open its corresponding switches and the signal ⁇ overscore (B) ⁇ may be operated to close its corresponding switches as indicated in block 116 .
  • a scheme for coupling a sense amplifier 26 to an array cell and one or more reference cells may reduce coupled noise effects in accordance with one embodiment.
  • One member of a twisted bitline pair may be coupled to an array cell while the other member of the bitline pair may be coupled to a reference cell.
  • the array cell may be coupled to one bitline for even blocks and the other bitline for odd blocks.
  • the lowest significant bit of the block decode may be used to determine which side of the sense amplifier 36 is tied to the array and which side is tied to the reference cell, in one embodiment of the present invention.
  • any system noise that impacts the bitlines appears as common mode noise to the sense amplifier (common mode noise is rejected).
  • the polarity of the output of the sense amplifier is dependent not only on the relative values of the array and reference data but also on which cell is connected to which side of the amplifier.
  • the polarity of the output from the sense amplifier would be unknown making it impossible to determine the correct value of the MSB sense access (which is then used to choose the appropriate reference for the LSB access).
  • the selection of the correct reference for the LSB sensing may be implemented using the block address.
  • the block address 72 may be used to directly choose which side of the sense amplifier 36 to connect to the array and which side to connect to the reference in one embodiment.
  • the block address 72 and ⁇ overscore (block) ⁇ ⁇ overscore (address) ⁇ 74 may be coupled to a switching network 70 including the switches 80 a and 80 b coupled to the even input 76 and the switches 80 c and 80 d coupled to the odd input 78 .
  • a switching network 70 including the switches 80 a and 80 b coupled to the even input 76 and the switches 80 c and 80 d coupled to the odd input 78 .
  • the odd input 78 or the even input 76 is coupled to the sense amplifier 36 under control of the block address.
  • the polarity of the output from the sense amplifier 36 is the same regardless of which bitline is coupled to which cell.
  • an isolation circuit 104 may control the provision of a signal from the sense amplifier 36 to a local latch, such as the latch 40 , 40 a or 40 b of FIGS. 3 - 5 , coupled through the signal outputs A (OUT A) and B (OUT B).
  • the circuit 104 reduces data dependencies that arise from charge stored on nodes A and B.
  • First and second outputs from the sense amplifier 36 are coupled to the gates of the PMOS transistors or drivers 99 and 86 .
  • the drivers 99 and 86 are the drivers from the sense amplifier 36 to a local latch, such as the latch 40 shown in FIG. 3 and coupled to OUT A and OUT B.
  • One terminal of the transistor 99 is coupled to the node B and one terminal of the transistor 86 is coupled to the node A.
  • a PMOS transistor or pass gate 96 that receives the signal pass B on its gate.
  • a PMOS transistor or pass gate 94 that also receives the signal pass B on its gate. The gates 94 and 96 control when data is passed between the amplifier 36 and the latch.
  • the signal pass B is also coupled to a pair of inverters 98 and 92 that are part of circuits 88 b and 88 a , respectively.
  • a transistor 102 is coupled to the inverter 98 and a transistor 90 coupled to the inverter 92 .
  • the transistor 102 is parallel to the transistor 99 and the transistor 90 is parallel to the transistor 86 .
  • the transistors 90 and 102 are PMOS transistors.
  • the transistors 96 and 94 are coupled to a differential amplifier 84 having outputs OUT B and OUT A as indicated.
  • the differential amplifier 84 is coupled to a PMOS transistor 82 that receives a signal latch B on its gate.
  • the transistor 86 acts as a PMOS driver and the transistor 94 acts as a PMOS pass gate.
  • the transistors 96 and 94 are turned on because the signal pass B is zero, one of the transistors 99 and 86 is turned on and the other is turned off by the complementary outputs from the sense amplifier 36 .
  • latch B is set to zero to hold the data in the local latch 84 .
  • the transistors 94 and 96 are also turned off by the signal pass B equal to one to allow the sense amplifier 36 to move on to the less significant bit (LSB) sensing.
  • LSB less significant bit
  • the nodes A and B are precharged to the supply voltage whenever the respective transistors 94 and 96 are opened.
  • Small pull-up transistors 102 and 90 may be placed in parallel with the transistors 99 and 86 .
  • Each pull-up transistor 102 or 90 is controlled by the inverted pass B signal. Then, both nodes A and B are maintained at voltage supply level whenever the circuit 104 is being used.
  • the local latch 40 does not corrupt the sensing process by placing a nonsymmetrical load on the outputs of a sense amplifier.

Abstract

In accordance with one embodiment, a serial sensing scheme may be utilized to sense the information stored on a multilevel cell. The more significant bit of the information in the cell may sense initially. The more significant bit information may be used to determine which of at least two reference levels to utilize to determine a less significant bit of the cell.

Description

    BACKGROUND
  • This invention relates generally to serially sensing the output of multilevel flash memories. [0001]
  • Data is read from a nonvolatile memory by comparing a voltage or current generated from the stored data with a reference voltage or current. In the case of a multilevel cell, the process of reading data involves comparing the voltage or current generated from the data to a series of references in order to determine the position of the generated voltage relative to the references. [0002]
  • Conventionally, the sensing scheme for reading data from multilevel cells involves using one sense amplifier for each reference level. This approach may be called parallel sensing. In contrast, in serial sensing, a single sense amplifier may be utilized to sense the multilevel cell. This has the advantage of reducing the amount of silicon area used for sensing circuitry by a factor of N where N is the number of reference voltages. In addition, the serial sense scheme matches the load on the cell dependent voltage or current with the load on the references. In contrast, in the parallel sense scheme, the cell dependent voltage or current has N sense amplifier loads while each reference has only one sense amplifier load. This mismatch can create offsets in the amplification that may necessitate additional circuitry or may call for greater differential margin. [0003]
  • In view of the advantages of serial sensing, there is a need for better ways to implement serial sensing in multilevel memory cells.[0004]
  • BRIEF DESCRIPTION OF THE DRAWINGS
  • FIG. 1 is a schematic depiction of a serial sense scheme in accordance with one embodiment of the present invention; [0005]
  • FIG. 2 is an optimized serial sense algorithm in accordance with the prior art; [0006]
  • FIG. 3 is a depiction of a latching mechanism for a serial sense scheme in accordance with one embodiment of the present invention; [0007]
  • FIG. 4 is a depiction of a latching mechanism in accordance with another embodiment of the present invention; [0008]
  • FIG. 5 is a schematic depiction of a latching scheme in accordance with still another embodiment of the present invention; [0009]
  • FIG. 6 is a schematic depiction of another embodiment of the present invention; [0010]
  • FIG. 7 is a flow chart for the embodiment shown in FIG. 6 in accordance with one embodiment of the present invention; [0011]
  • FIG. 8 is a schematic depiction of another embodiment of the present invention; and [0012]
  • FIG. 9 is a schematic depiction of another embodiment of the present invention.[0013]
  • DETAILED DESCRIPTION
  • Referring to FIG. 1, a serial sensing scheme includes a [0014] single sense amplifier 16 for a multilevel cell having two bits per cell. In general, when evaluating data stored in memory, the data is compared to a reference in order to determine whether that data is a binary ‘1’ or a binary ‘0’. In a two bit sensing scheme, the output of the data evaluation will take on one of four levels—[0,0], [0,1], [1,0] or [1,1]. The present invention is not limited to any particular number of bits per cell in multilevel memory cells. While generally multilevel cells may be utilized in association with flash memories, the present invention is not so limited.
  • In FIG. 1, during a first cycle, the mid-point voltage or current reference of three reference levels is one input to the [0015] sense amplifier 16. In a two bit example, the mid-point reference two is between the levels corresponding to [0,1] and [1,0] outputs from the sensed cells. A cell dependent voltage or current from an array cell holding random data is fed to the other input of the sense amplifier 16. The output of the sense operation is the more significant bit (MSB) data for the cell being sensed. The serial sense scheme uses the output of the first sense operation (i.e., the MSB) to decide what reference to use for the second sensing operation for the same cell dependent voltage or current.
  • In particular, if the more significant bit is a zero, then the reference level used for the second sensing operation is the reference three. The reference level three is between the [0,0] and [0,1] outputs from the sensed cells. Thus, as shown in FIG. 1, the output of the [0016] sense amplifier 16 is fed back through the less significant bit (LSB) logic 18 to select, in the second cycle, whether to input either the reference level one or the reference level three to the upper input terminal of the sense amplifier 16. If the most significant bit is a one, then the reference level used for the second sensing operation is the reference one. The reference one is between the [1,0] and [1,1] outputs of the sensed cells.
  • In some embodiments, one may simply cycle through the various reference levels from top to bottom or from bottom to top. However, in some embodiments, such sequential search techniques may take substantially longer to reach a solution than the binomial search algorithm illustrated in FIG. 2. [0017]
  • Referring to FIG. 2, initially the reference two is applied to the upper terminal of the [0018] sense amplifier 16 as indicated at 20. If the more significant bit is a zero, then the reference level three is applied to the sense amplifier 16 in the second cycle as indicated at 22. Conversely, if the more significant bit is a one, then the reference level one is applied in the second cycle, as indicated at 24. Then, the next comparison may result in a zero, in which case the output is [1,0], or one in which case the output is [1,1]. Similarly, in an embodiment in which the reference level three is applied in the second cycle, as indicated at 22, the output is either [0,0] or [0,1].
  • FIG. 3 shows a more detailed embodiment of the less [0019] significant bit logic 18. In accordance with one embodiment of the present invention, the local sense amplifier 36 is coupled to an array cell 28 and to a reference cell 30 or 32, chosen based on the data stored in a local latch 40. The local latch 40 is coupled to the output of the local sense amplifier 36 between the local sense amplifier 36 and the peripheral output latch 38.
  • In the parallel local latch embodiment shown in FIG. 3, the [0020] periphery output latch 38 and the local latch 40 are both driven by the same local sense amplifier 36 output. In addition, the control logic and voltage level shifting 42 converts the latch data into two separate control signals to choose between the reference one indicated at 30 and the reference three indicated at 32. More particularly, the control logic and level shifting 42 closes one of the switches 34 a and 34 c and opens the other of the two switches 34 to provide the appropriate reference to the local sense amplifier 36.
  • Referring next to FIG. 4, in accordance with another embodiment of the present invention, the level shifting function that drives a [0021] switch 34 a or 34 c and selects the one of two references 30 or 32 may be incorporated directly into the local latch 40 a. This may eliminate one operation in the feedback path, in accordance with some embodiments, at the expense of forcing the control logic and level shifting 42 a to be at the same raised voltage level as the output from the local latch 40 a. Otherwise the embodiment of FIG. 4 is similar to the embodiment of FIG. 3.
  • Referring next to FIG. 5, in accordance with another embodiment of the present invention, the [0022] local latch 40 b may be placed between the local sense amplifier 36 and the periphery output latch 38. This implementation matches the output latch 38 data with the data fed back to the control logic and level shifting 42 b to control the less significant bit reference selection. This matching may be important when validating the programming of a cell 28 with a threshold very close to the midpoint reference two, in some embodiments.
  • Referring next to FIG. 6, a [0023] sense amplifier 36 is coupled to a multilevel cell word multiplexer (MUX) 68. The sense amplifier 36 may correspond to any serial sensing scheme including one of the sense amplifier arrangements shown in FIG. 1, 3, 4 or 5.
  • During the first or MSB sensing operation, the [0024] switch 44 a is closed and the switches 44 b are opened. The switch 44 c is also opened. The more significant bit data may then be transferred to the intermediate latch 40. After the more significant bit sensing is complete, the switch 44 a is opened capturing the more significant bit data in the intermediate latch 40 with the switch 44 b still open and the switch 44 c closed.
  • At this point, the less significant bit data can be sensed without disturbing the more significant bit data. Once the less significant bit data has been sensed, the switch [0025] 44 b is closed (the switch 44 a remains open) and the switches 54 and 62 are opened. As a result, both the more significant bit and less significant bit data are transferred to a second set of latches 52 and 60, respectively. Thereafter, the switches 54 and 62 are closed just before (or at least simultaneously with) opening the switch 44 b making the data available to the inputs of the MLC word multiplexer 68. Data is captured in the latches 52 and 60 prior to being disconnected from the latches 40 and sense amplifier 36. At this point, a subsequent MSB and LSB sense operation can be undertaken without disturbing the data from the previous sensing sequence while simultaneously driving the prior data through the multiplexer.
  • Sequencing of the sets of [0026] latches 40, 52 and 60 can be entirely controlled by a single pulse indicating that the more significant bit sensing is occurring. That is, when the more significant bit sensing is ongoing, the switch 44 a is closed and the switch 44 b is opened. When the more significant bit sensing is complete, the switch 44 a is opened and the switch 44 b is closed.
  • For a synchronous burst, the switch [0027] 44 b may be controlled independently via the system clock to ensure that the second set of less significant bit data does not overwrite the first or more significant bit data. In a synchronous burst, multiple words are read at the same time, such that each word can be clocked out without having to wait an additional sensing interval for each word after the first word.
  • A multilevel cell memory can have a continuous burst capability using serial sensing in some embodiments. A continuous burst is an ongoing synchronous burst where the sense circuitry reads the next batch of words while a prior batch is being parsed. [0028]
  • For example, in order to use ×64 multilevel cell sensing architecture in burst operation, it is advantageous to capture, in sequence, 256 bits of data. Since the sense circuits provide 64 bits of data at once, 192 latches are employed to hold the rest of the data. Thus, in the embodiment shown, 64 bits may be resident in the [0029] sense amplifiers 36 and 64 bits may be resident in the latches 40, 56, and 60, respectively. The output of the multiplexer 68, controlled by word select bits, includes both the more and less significant bits.
  • The [0030] intermediate latch 40 includes a pair of inverters 48 and 50. The intermediate latch 40 has a switch 44 c controlled by the inverse of the signal that controls the switch 44 a. Similarly, the latch 52 includes a switch 54 and a pair of inverters 56 and 58. The state of the switch 54 is the opposite the state of the switch 44 b. The state of the switch 62 is the opposite of the state of the switches 44 b. The latch 60 also includes inverters 64 and 66. The switches 44 c, 54 and 62 control the output of their respective latches. Thus, the more significant bit data goes to the upper input of the multiplexer 68 and the least significant bit data goes to the lower input of the multiplexer 68 wherein the data is combined.
  • Referring to FIGS. 6 and 7, a [0031] control 69 outputs the signals A, {overscore (A)}, B, and {overscore (B)} which go to the switches 44 a, 44 c, 44 b, 54 and 62 as indicated in FIG. 6. The control 69 may also issue the word select bits (WSB) that control the multiplexer 68. The control 69 may be implemented in hardware, software or firmware.
  • Referring to FIG. 7, in accordance with one embodiment of the present invention, the [0032] control 69 implements a data sequencing flow 100 that initially determines whether more significant bit data has been sensed, as determined at 102. If so, the signal A is activated to close its respective switch and the signals B, {overscore (A)} are activated to open switches, all as indicated in block 104.
  • In one embodiment of the present invention, a check at [0033] diamond 106 determines whether a time period has expired. The available time may be a time sufficient to capture the most significant bit data in the latch 40 in one embodiment. Other techniques may also be utilized to determine when to proceed.
  • Once time has expired, as determined in [0034] diamond 106, the signal A is operated to open its corresponding switch and the signal {overscore (A)} is operated to close its corresponding switches, as indicated in block 108. Next, a check at diamond 110 determines whether the less significant bit data has been sensed. If so, the signal B is operated to close its corresponding switches and the signal B is operated to open its corresponding switches as indicated in block 112.
  • A check at [0035] diamond 114 determines whether a time expiration has occurred. Again the time expiration may indicate a time sufficient to enable the less significant data to be latched in the latch 60. Other techniques may be utilized as well.
  • In one embodiment, once the time expires, the signal B may be operated to open its corresponding switches and the signal {overscore (B)} may be operated to close its corresponding switches as indicated in [0036] block 116.
  • Referring to FIG. 8, a scheme for coupling a [0037] sense amplifier 26 to an array cell and one or more reference cells may reduce coupled noise effects in accordance with one embodiment. One member of a twisted bitline pair may be coupled to an array cell while the other member of the bitline pair may be coupled to a reference cell. To balance the loading seen at the inputs of the sense amplifier 36, the array cell may be coupled to one bitline for even blocks and the other bitline for odd blocks. Thus, the lowest significant bit of the block decode may be used to determine which side of the sense amplifier 36 is tied to the array and which side is tied to the reference cell, in one embodiment of the present invention.
  • Given this configuration, any system noise that impacts the bitlines appears as common mode noise to the sense amplifier (common mode noise is rejected). As a consequence of the twisting, the polarity of the output of the sense amplifier is dependent not only on the relative values of the array and reference data but also on which cell is connected to which side of the amplifier. Without the block decoded descrambling technique shown in FIG. 8, the polarity of the output from the sense amplifier would be unknown making it impossible to determine the correct value of the MSB sense access (which is then used to choose the appropriate reference for the LSB access). With some embodiments of the present invention, the selection of the correct reference for the LSB sensing may be implemented using the block address. [0038]
  • The block address [0039] 72 may be used to directly choose which side of the sense amplifier 36 to connect to the array and which side to connect to the reference in one embodiment. The block address 72 and {overscore (block)} {overscore (address)} 74 may be coupled to a switching network 70 including the switches 80 a and 80 b coupled to the even input 76 and the switches 80 c and 80 d coupled to the odd input 78. Depending on the state of the switches 80, either the odd input 78 or the even input 76 is coupled to the sense amplifier 36 under control of the block address. The polarity of the output from the sense amplifier 36 is the same regardless of which bitline is coupled to which cell.
  • Referring to FIG. 9, an [0040] isolation circuit 104 may control the provision of a signal from the sense amplifier 36 to a local latch, such as the latch 40, 40 a or 40 b of FIGS. 3-5, coupled through the signal outputs A (OUT A) and B (OUT B). The circuit 104 reduces data dependencies that arise from charge stored on nodes A and B.
  • First and second outputs from the [0041] sense amplifier 36 are coupled to the gates of the PMOS transistors or drivers 99 and 86. The drivers 99 and 86 are the drivers from the sense amplifier 36 to a local latch, such as the latch 40 shown in FIG. 3 and coupled to OUT A and OUT B. One terminal of the transistor 99 is coupled to the node B and one terminal of the transistor 86 is coupled to the node A. Also coupled to the node B is a PMOS transistor or pass gate 96 that receives the signal pass B on its gate. Also coupled to the node A is a PMOS transistor or pass gate 94 that also receives the signal pass B on its gate. The gates 94 and 96 control when data is passed between the amplifier 36 and the latch.
  • The signal pass B is also coupled to a pair of [0042] inverters 98 and 92 that are part of circuits 88 b and 88 a, respectively. A transistor 102 is coupled to the inverter 98 and a transistor 90 coupled to the inverter 92. The transistor 102 is parallel to the transistor 99 and the transistor 90 is parallel to the transistor 86. In one embodiment the transistors 90 and 102 are PMOS transistors.
  • Finally, the [0043] transistors 96 and 94 are coupled to a differential amplifier 84 having outputs OUT B and OUT A as indicated. The differential amplifier 84 is coupled to a PMOS transistor 82 that receives a signal latch B on its gate.
  • The [0044] transistor 86 acts as a PMOS driver and the transistor 94 acts as a PMOS pass gate. In normal operation, when the transistors 96 and 94 are turned on because the signal pass B is zero, one of the transistors 99 and 86 is turned on and the other is turned off by the complementary outputs from the sense amplifier 36. After a period of time, when data has stabilized, latch B is set to zero to hold the data in the local latch 84. The transistors 94 and 96 are also turned off by the signal pass B equal to one to allow the sense amplifier 36 to move on to the less significant bit (LSB) sensing.
  • One problem that arises is that the nodes A and B are left floating when [0045] transistors 96 and 94 are turned off. The inverters 92 and 98 and the devices 90 and 102 form pre-charge circuits to reduce or eliminate the data dependency due to stored charge at nodes A and B.
  • If the [0046] left side transistor 99 was driven low and the right side transistor 86 was driven high, the node B stays near the supply voltage and the node A stays near ground, after the transistors 94 and 96 are turned off. As a result, during the next sensing operation, the capacitive loading seen at the nodes A and B is data dependent, improperly impacting the sensing operation.
  • In one embodiment, the nodes A and B are precharged to the supply voltage whenever the [0047] respective transistors 94 and 96 are opened. Small pull-up transistors 102 and 90 may be placed in parallel with the transistors 99 and 86. Each pull-up transistor 102 or 90 is controlled by the inverted pass B signal. Then, both nodes A and B are maintained at voltage supply level whenever the circuit 104 is being used. Thus, the local latch 40 does not corrupt the sensing process by placing a nonsymmetrical load on the outputs of a sense amplifier.
  • While the present invention has been described with respect to a limited number of embodiments, those skilled in the art will appreciate numerous modifications and variations therefrom. It is intended that the appended claims cover all such modifications and variations as fall within the true spirit and scope of this present invention.[0048]

Claims (48)

What is claimed is:
1. A method comprising:
providing the output from an array cell to a first input of a sense amplifier;
feeding back the output of the sense amplifier to a latch; and
feeding the output from the latch to control logic to select one of at least two references based on the output of said sense amplifier.
2. The method of claim 1 wherein feeding back the output of the sense amplifier to a latch includes feeding back the output of the sense amplifier to a latch arranged in parallel to the sense amplifier.
3. The method of claim 1 wherein feeding back the output of the sense amplifier to a latch includes feeding back the output of the sense amplifier to a latch arranged in series with said sense amplifier.
4. The method of claim 1 further including level shifting the output of said latch.
5. The method of claim 1 including controlling switchable elements to select one of at least two references to apply to a second input to said sense amplifier.
6. A multilevel memory comprising:
a sense amplifier coupled to an array cell to be sensed; and
a first latch coupled to the output of said sense amplifier, said latch to store a signal to select between one of two reference levels to be coupled to the sense amplifier.
7. The memory of claim 6 including a periphery output latch coupled to said sense amplifier, wherein said first latch is parallel to said periphery output latch.
8. The memory of claim 7 wherein said first latch is in a feedback loop that feeds back the output of said sense amplifier to select one of at least two reference levels.
9. The memory of claim 6 including a periphery output latch, wherein said first latch is between the sense amplifier and the periphery output latch.
10. The memory of claim 6 including control logic and level shifting coupled to said latch.
11. The memory of claim 6 including a pair of switchable elements each coupled to a different one of at least two reference levels, said switchable elements coupled to be operated by the output of said latch.
12. The memory of claim 6 wherein said memory is a flash memory.
13. The memory of claim 6 wherein said sense amplifier output is also coupled to a periphery output latch.
14. The memory of claim 9 wherein said control logic and level shifting is in parallel with said sense amplifier.
15. A multilevel cell memory comprising:
a sense amplifier having an output;
a first path coupled to the output of said sense amplifier to selectively receive the more significant bit data from the sense amplifier; and
a second path coupled to the output of said sense amplifier to selectively receive less significant bit data from said sense amplifier.
16. The memory of claim 15 including a first latch on said first path to store more significant bit data.
17. The memory of claim 16 including a second latch on said first path to store more significant bit data.
18. The memory of claim 15 including a third latch on said second path to store less significant bit data.
19. The memory of claim 15 including a multiplexer to output sensed data including more and less significant bit data.
20. The memory of claim 17 wherein said first latch is selectively operable to pass more significant bit data to said second latch.
21. The memory of claim 20, including a multiplexer, wherein said second latch is selectively operable to pass more significant bit data to the multiplexer.
22. The memory of claim 18, including a multiplexer, wherein said third latch on said second path is selectively operable to output less significant bit data to the multiplexer.
23. The memory of claim 22 including a switch that selectively couples said first latch to said second latch and said sense amplifier to said third latch.
24. A method comprising:
selectively passing more significant bit data from the output of a multilevel cell sense amplifier to a first latch; and
selectively passing less significant bit data from said sense amplifier to a second latch.
25. The method of claim 24 including selectively passing the more significant data from said first latch to a third latch.
26. The method of claim 25 including storing data in said sense amplifier, and said first, second and third latches.
27. The method of claim 26 including providing a pair of paths, one of said paths including said first and third latches and the other of said paths including said second latch.
28. The method of claim 27 including isolating said first path from said second path when said less significant bit data is being output from said sense amplifier.
29. The method of claim 28 including selectively opening said first and second paths at the same time.
30. The method of claim 27 including selectively opening said first path to isolate said first path from said second path.
31. The method of claim 25 including transferring more significant bit data from said first latch after said less significant bit data has been loaded in said second latch.
32. An article comprising a medium storing instructions that enable a processor-based system to:
selectively pass more significant bit data from the output of a multilevel cell sense amplifier to a first latch; and
selectively pass less significant bit data from said sense amplifier to a second latch.
33. The article of claim 32 wherein said medium stores instructions that enable a processor-based system to selectively pass the more significant data from said first latch to a third latch.
34. The article of claim 33 wherein said medium stores instructions that enable a processor-based system to store data in said sense amplifier, and said first, second and third latches.
35. The article of claim 34 wherein said medium stores instructions that enable a processor-based system to select one of a pair of paths, one of said paths including said first and third latches and the other of said paths including said second latch.
36. The article of claim 35 wherein said medium stores instructions that enable a processor-based system to isolate said first path from said second path when said less significant bit data is being provided from said sense amplifier.
37. The article of claim 36 wherein said medium stores instructions that enable a processor-based system to selectively open said first and second paths at the same time.
38. The article of claim 35 wherein said medium stores instructions that enable a processor-based system to selectively open said first path to isolate said first path from said second path.
39. The article of claim 33 wherein said medium stores instructions that enable a processor-based system to transfer more significant bit data from said first latch after said less significant bit data has been loaded in said second latch.
40. A multilevel memory cell comprising:
a sense amplifier;
a circuit coupled to the output of said sense amplifier;
a latch coupled to said circuit; and
said circuit including a driver coupled to a pass gate, said driver coupled to an output of said sense amplifier, and said pass gate coupled to said latch.
41. The memory of claim 40, including a first driver and pass gate coupled to a first output of said sense amplifier, and a second driver and pass gate coupled to the second output of said sense amplifier.
42. The memory of claim 41 including a pull-up transistor coupled between each driver and pass gate to charge the node between said driver and said pass gate when said pass gates are turned off.
43. The memory of claim 42 wherein said pull-up transistor has a gate coupled to an inverter, said inverter coupled to a signal also coupled to the gate of said pass gates.
44. The memory of claim 43 wherein said drivers, pass gates, and pull-up transistors are PMOS transistors.
45. A method comprising:
providing an output from an array cell to a first input of a sense amplifier; and
feeding back the output of the sense amplifier to a latch through a driver coupled to a pass gate.
46. The method of claim 45 including coupling a first output of the sense amplifier through a first driver and pass gate and coupling a second output of said sense amplifier through a second driver and pass gate to said latch.
47. The method of claim 46 including biasing the node between each pass gate and driver.
48. The method of claim 47 wherein said nodes are selectively biased when the pass gates are turned off.
US10/147,557 2002-05-17 2002-05-17 Serially sensing the output of multilevel cell arrays Abandoned US20030214867A1 (en)

Priority Applications (8)

Application Number Priority Date Filing Date Title
US10/147,557 US20030214867A1 (en) 2002-05-17 2002-05-17 Serially sensing the output of multilevel cell arrays
PCT/US2003/013630 WO2003100786A2 (en) 2002-05-17 2003-05-02 Serially sensing the output of multilevel cell arrays
KR1020047018475A KR100647962B1 (en) 2002-05-17 2003-05-02 Serially sensing the output of multilevel cell arrays
AU2003232029A AU2003232029A1 (en) 2002-05-17 2003-05-02 Serially sensing the output of multilevel cell arrays
CNB038111039A CN100538893C (en) 2002-05-17 2003-05-02 The output of series read-out multi-level unit array
TW092112428A TWI300567B (en) 2002-05-17 2003-05-07 Serially sensing the output of multilevel cell arrays
US11/196,026 US7106626B2 (en) 2002-05-17 2005-08-03 Serially sensing the output of multilevel cell arrays
US11/493,060 US7304889B2 (en) 2002-05-17 2006-07-26 Serially sensing the output of multilevel cell arrays

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US10/147,557 US20030214867A1 (en) 2002-05-17 2002-05-17 Serially sensing the output of multilevel cell arrays

Related Child Applications (1)

Application Number Title Priority Date Filing Date
US11/196,026 Division US7106626B2 (en) 2002-05-17 2005-08-03 Serially sensing the output of multilevel cell arrays

Publications (1)

Publication Number Publication Date
US20030214867A1 true US20030214867A1 (en) 2003-11-20

Family

ID=29419031

Family Applications (3)

Application Number Title Priority Date Filing Date
US10/147,557 Abandoned US20030214867A1 (en) 2002-05-17 2002-05-17 Serially sensing the output of multilevel cell arrays
US11/196,026 Expired - Fee Related US7106626B2 (en) 2002-05-17 2005-08-03 Serially sensing the output of multilevel cell arrays
US11/493,060 Expired - Fee Related US7304889B2 (en) 2002-05-17 2006-07-26 Serially sensing the output of multilevel cell arrays

Family Applications After (2)

Application Number Title Priority Date Filing Date
US11/196,026 Expired - Fee Related US7106626B2 (en) 2002-05-17 2005-08-03 Serially sensing the output of multilevel cell arrays
US11/493,060 Expired - Fee Related US7304889B2 (en) 2002-05-17 2006-07-26 Serially sensing the output of multilevel cell arrays

Country Status (6)

Country Link
US (3) US20030214867A1 (en)
KR (1) KR100647962B1 (en)
CN (1) CN100538893C (en)
AU (1) AU2003232029A1 (en)
TW (1) TWI300567B (en)
WO (1) WO2003100786A2 (en)

Cited By (8)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20060215449A1 (en) * 2005-03-22 2006-09-28 Samsung Electronics Co., Ltd. NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device
US20070139994A1 (en) * 2005-12-15 2007-06-21 Samsung Electronics Co., Ltd. Multi-level dynamic memory device having open bit line structure and method of driving the same
US20080239833A1 (en) * 2007-03-30 2008-10-02 Thomas Nirschl Readout of multi-level storage cells
US20080290373A1 (en) * 2005-10-31 2008-11-27 Elpida Memory, Inc. Semiconductor memory device
US20090108881A1 (en) * 2007-10-24 2009-04-30 Agere Systems Inc. Latch-Based Sense Amplifier
CN102543147A (en) * 2012-01-18 2012-07-04 北京大学 Reading circuit and reading method of multilevel storage circuit
CN101794613B (en) * 2009-02-02 2012-10-31 世界先进积体电路股份有限公司 Sensing amplifier, memory device and sensing method
US20220130448A1 (en) * 2020-07-16 2022-04-28 Changxin Memory Technologies, Inc. State detection circuit for anti-fuse memory cell, and memory

Families Citing this family (22)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US7313019B2 (en) * 2004-12-21 2007-12-25 Intel Corporation Step voltage generation
US7349264B2 (en) * 2005-12-28 2008-03-25 Sandisk Corporation Alternate sensing techniques for non-volatile memories
US7616481B2 (en) * 2005-12-28 2009-11-10 Sandisk Corporation Memories with alternate sensing techniques
US7551489B2 (en) * 2005-12-28 2009-06-23 Intel Corporation Multi-level memory cell sensing
US7450454B1 (en) * 2007-05-09 2008-11-11 Freescale Semiconductor, Inc. Low voltage data path in memory array
US7532515B2 (en) * 2007-05-14 2009-05-12 Intel Corporation Voltage reference generator using big flash cell
US7463514B1 (en) 2007-06-21 2008-12-09 Intel Corporation Multi-level cell serial-parallel sense scheme for non-volatile flash memory
CN101350219B (en) * 2007-07-20 2013-01-02 旺宏电子股份有限公司 Memory access method
WO2009058140A1 (en) * 2007-10-31 2009-05-07 Agere Systems Inc. Systematic error correction for multi-level flash memory
US7876598B2 (en) * 2008-02-28 2011-01-25 Qimonda Ag Apparatus and method for determining a memory state of a resistive n-level memory cell and memory device
US7859919B2 (en) * 2008-08-27 2010-12-28 Freescale Semiconductor, Inc. Memory device and method thereof
TWI404075B (en) * 2009-01-14 2013-08-01 Vanguard Int Semiconduct Corp Sense amplifier, memory device and sensing method
KR101829208B1 (en) * 2009-12-31 2018-02-20 에스케이하이닉스 주식회사 Method of operating a semiconductor memory device
US8416624B2 (en) 2010-05-21 2013-04-09 SanDisk Technologies, Inc. Erase and programming techniques to reduce the widening of state distributions in non-volatile memories
US8891319B2 (en) 2010-11-30 2014-11-18 Micron Technology, Inc. Verify or read pulse for phase change memory and switch
US8625345B2 (en) 2011-07-27 2014-01-07 Micron Technology, Inc. Determining and transferring data from a memory array
KR20160149463A (en) * 2015-06-18 2016-12-28 에스케이하이닉스 주식회사 Non-volatile memory system and operation method for the same
KR20180016854A (en) * 2016-08-08 2018-02-20 에스케이하이닉스 주식회사 Semiconductor memory device and method for operating the same
KR20190073102A (en) 2017-12-18 2019-06-26 삼성전자주식회사 Bit line sense amplifier, semiconductor memory device and multi bit data sensing method thereof
US10706911B1 (en) 2018-10-10 2020-07-07 Samsung Electronics Co., Ltd. Sense amplifier for sensing multi-level cell and memory device including the sense amplifier
JP2020113347A (en) * 2019-01-08 2020-07-27 キオクシア株式会社 Semiconductor storage device
US11024365B1 (en) 2020-02-05 2021-06-01 Samsung Electronics Co., Ltd. Time interleaved sampling of sense amplifier circuits, memory devices and methods of operating memory devices

Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5594691A (en) * 1995-02-15 1997-01-14 Intel Corporation Address transition detection sensing interface for flash memory having multi-bit cells
US5828616A (en) * 1994-06-02 1998-10-27 Intel Corporation Sensing scheme for flash memory with multilevel cells
US5894436A (en) * 1996-10-29 1999-04-13 Nec Corporation Nonvolatile semiconductor memory having memory cells each storing multi-bits information
US5926838A (en) * 1997-03-19 1999-07-20 Micron Electronics Interface for high speed memory
US6011729A (en) * 1997-12-29 2000-01-04 Samsung Electronics Co., Ltd. Multilevel memory devices with multi-bit data latches
US6085300A (en) * 1996-09-27 2000-07-04 International Business Machines Corporation DRAM system with simultaneous burst read and write
US6134169A (en) * 1998-11-24 2000-10-17 Sharp Kabushiki Kaisha Semiconductor memory device
US6137719A (en) * 1999-05-21 2000-10-24 Mitsubishi Denki Kabushiki Kaisha Nonvolatile semiconductor memory device storing multi-bit data
US6184726B1 (en) * 1998-06-30 2001-02-06 Sandisk Corporation Adjustable level shifter circuits for analog or multilevel memories
US6259622B1 (en) * 1998-07-07 2001-07-10 Dsp Group, Inc. Two bit per cell ROM using a two phase current sense amplifier
US20020057595A1 (en) * 2000-01-19 2002-05-16 Shinichi Kobayashi Variable capacity semiconductor memory device

Family Cites Families (7)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5497354A (en) * 1994-06-02 1996-03-05 Intel Corporation Bit map addressing schemes for flash memory
DE69524558T2 (en) * 1995-01-27 2002-07-18 St Microelectronics Srl Sectional approximation method for scanning non-volatile multi-level memory cells and corresponding scanning circuit
KR100244864B1 (en) * 1996-03-18 2000-03-02 니시무로 타이죠 Non-volatile semiconductor memory
JPH1196770A (en) * 1997-07-23 1999-04-09 Sony Corp Read-out circuit
TW387086B (en) * 1998-05-18 2000-04-11 Winbond Electronics Corp Pulsed word-line control circuit for memory device and its controlling method
EP1058269B1 (en) * 1999-05-31 2006-03-29 STMicroelectronics S.r.l. Synchronous multilevel non-volatile memory and related reading method
US6292395B1 (en) * 1999-12-30 2001-09-18 Macronix International Co., Ltd. Source and drain sensing

Patent Citations (11)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5828616A (en) * 1994-06-02 1998-10-27 Intel Corporation Sensing scheme for flash memory with multilevel cells
US5594691A (en) * 1995-02-15 1997-01-14 Intel Corporation Address transition detection sensing interface for flash memory having multi-bit cells
US6085300A (en) * 1996-09-27 2000-07-04 International Business Machines Corporation DRAM system with simultaneous burst read and write
US5894436A (en) * 1996-10-29 1999-04-13 Nec Corporation Nonvolatile semiconductor memory having memory cells each storing multi-bits information
US5926838A (en) * 1997-03-19 1999-07-20 Micron Electronics Interface for high speed memory
US6011729A (en) * 1997-12-29 2000-01-04 Samsung Electronics Co., Ltd. Multilevel memory devices with multi-bit data latches
US6184726B1 (en) * 1998-06-30 2001-02-06 Sandisk Corporation Adjustable level shifter circuits for analog or multilevel memories
US6259622B1 (en) * 1998-07-07 2001-07-10 Dsp Group, Inc. Two bit per cell ROM using a two phase current sense amplifier
US6134169A (en) * 1998-11-24 2000-10-17 Sharp Kabushiki Kaisha Semiconductor memory device
US6137719A (en) * 1999-05-21 2000-10-24 Mitsubishi Denki Kabushiki Kaisha Nonvolatile semiconductor memory device storing multi-bit data
US20020057595A1 (en) * 2000-01-19 2002-05-16 Shinichi Kobayashi Variable capacity semiconductor memory device

Cited By (17)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US20090147575A1 (en) * 2005-03-22 2009-06-11 Samsung Electronics Co., Ltd. Nor flash memory device with a serial sensing operation and method of sensing data bits in a nor flash memory device
US7227790B2 (en) * 2005-03-22 2007-06-05 Samsung Electronics Co., Ltd. NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device
US20070201277A1 (en) * 2005-03-22 2007-08-30 Samsung Electronics Co., Ltd. NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device
US7773419B2 (en) 2005-03-22 2010-08-10 Samsung Electronics Co., Ltd. NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device
US20060215449A1 (en) * 2005-03-22 2006-09-28 Samsung Electronics Co., Ltd. NOR flash memory device with a serial sensing operation and method of sensing data bits in a NOR flash memory device
US8022484B2 (en) 2005-10-31 2011-09-20 Elpida Memory, Inc. Semiconductor memory device
US20080290373A1 (en) * 2005-10-31 2008-11-27 Elpida Memory, Inc. Semiconductor memory device
US7567452B2 (en) 2005-12-15 2009-07-28 Samsung Electronics Co., Ltd. Multi-level dynamic memory device having open bit line structure and method of driving the same
US20070139994A1 (en) * 2005-12-15 2007-06-21 Samsung Electronics Co., Ltd. Multi-level dynamic memory device having open bit line structure and method of driving the same
US7580297B2 (en) 2007-03-30 2009-08-25 Infineon Technologies Ag Readout of multi-level storage cells
US20080239833A1 (en) * 2007-03-30 2008-10-02 Thomas Nirschl Readout of multi-level storage cells
US20090108881A1 (en) * 2007-10-24 2009-04-30 Agere Systems Inc. Latch-Based Sense Amplifier
US7679405B2 (en) * 2007-10-24 2010-03-16 Agere Systems Inc. Latch-based sense amplifier
CN101794613B (en) * 2009-02-02 2012-10-31 世界先进积体电路股份有限公司 Sensing amplifier, memory device and sensing method
CN102543147A (en) * 2012-01-18 2012-07-04 北京大学 Reading circuit and reading method of multilevel storage circuit
US20220130448A1 (en) * 2020-07-16 2022-04-28 Changxin Memory Technologies, Inc. State detection circuit for anti-fuse memory cell, and memory
US11854605B2 (en) * 2020-07-16 2023-12-26 Changxin Memory Technologies, Inc. State detection circuit for anti-fuse memory cell, and memory

Also Published As

Publication number Publication date
TWI300567B (en) 2008-09-01
AU2003232029A1 (en) 2003-12-12
KR20050007546A (en) 2005-01-19
US7106626B2 (en) 2006-09-12
CN1653552A (en) 2005-08-10
KR100647962B1 (en) 2006-11-23
WO2003100786A3 (en) 2004-02-26
US20050265098A1 (en) 2005-12-01
CN100538893C (en) 2009-09-09
TW200401298A (en) 2004-01-16
WO2003100786A2 (en) 2003-12-04
AU2003232029A8 (en) 2003-12-12
US7304889B2 (en) 2007-12-04
US20060262620A1 (en) 2006-11-23
WO2003100786A8 (en) 2005-02-24

Similar Documents

Publication Publication Date Title
US7106626B2 (en) Serially sensing the output of multilevel cell arrays
US8208314B2 (en) Sequential access memory elements
US5638326A (en) Parallel page buffer verify or read of cells on a word line using a signal from a reference cell in a flash memory device
US7852684B2 (en) Page buffer circuit of memory device and program method
US4970691A (en) 2-cell/1-bit type EPROM
US6487111B2 (en) Magneto-resistive memory having sense amplifier with offset control
US7333365B2 (en) Page buffer of flash memory device with improved program operation performance and program operation control method
US7609548B2 (en) Method of programming a multi level cell
US7599226B2 (en) Memory circuit, drive circuit for a memory and method for writing write data into a memory
WO2020247505A1 (en) Sram with burst mode operation
US6178114B1 (en) Sensing apparatus and method for fetching multi-level cell data
US7161868B2 (en) Multiport semiconductor memory device capable of sufficiently steadily holding data and providing a sufficient write margin
US6320785B1 (en) Nonvolatile semiconductor memory device and data writing method therefor
EP0913834A1 (en) Nonvolatile semiconductor storage device
KR0158933B1 (en) Semiconductor memory
US5745401A (en) High-speed programmable read only memory
US20080165603A1 (en) Semiconductor memory device having sense amplifier operable as a semi-latch type and a full-latch type based on timing and data sensing method thereof
JP2001084760A (en) Semiconductor storage
IE63249B1 (en) Integrated memory circuit comprising a parallel and serial input and output
US6269028B1 (en) Method and apparatus for multistage readout operation
US7126860B2 (en) Read-accessible column latch for non-volatile memories
US20040076045A1 (en) Semiconductor memory device
US7460397B2 (en) Method for reading multiple-value memory cells
KR20070069348A (en) Improved page buffer of flash memory device and control method for programming thereof
JPH10177059A (en) Integrated circuit device

Legal Events

Date Code Title Description
AS Assignment

Owner name: INTEL CORPORATION, CALIFORNIA

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNORS:GOLDMAN, MATTHEW;SRINIVASAN, BALAJI;CASTRO, HERNAN;REEL/FRAME:012913/0663;SIGNING DATES FROM 20020429 TO 20020501

STCB Information on status: application discontinuation

Free format text: ABANDONED -- FAILURE TO RESPOND TO AN OFFICE ACTION