|Publication number||US20010052107 A1|
|Application number||US 09/747,190|
|Publication date||13 Dec 2001|
|Filing date||22 Dec 2000|
|Priority date||13 Jun 2000|
|Also published as||US6415421, US6425113, US7945871, US20080256500, WO2001097048A1|
|Publication number||09747190, 747190, US 2001/0052107 A1, US 2001/052107 A1, US 20010052107 A1, US 20010052107A1, US 2001052107 A1, US 2001052107A1, US-A1-20010052107, US-A1-2001052107, US2001/0052107A1, US2001/052107A1, US20010052107 A1, US20010052107A1, US2001052107 A1, US2001052107A1|
|Inventors||Leigh Anderson, Nicolas Cobb, Laurence Grodd, Emile Sahouria, Siqiong You|
|Original Assignee||Mentor Graphics Corporation|
|Export Citation||BiBTeX, EndNote, RefMan|
|Referenced by (43), Classifications (5), Legal Events (4)|
|External Links: USPTO, USPTO Assignment, Espacenet|
 The present application is a continuation-in-part of U.S. patent application Ser. No. 09/593,923, filed Jun. 13, 2000, the benefit of which is claimed under 35 U.S.C. § 120 and which is herein incorporated by reference.
 The invention relates to design tools for integrated device layouts. More particularly, the invention relates to an integrated tool for use in modifying and verifying integrated device layouts.
 Large scale integrated circuits or other integrated devices are designed through a complex sequence of transformations that convert an original performance specification into a specific circuit structure. Automated software tools are currently used for many of these design transformations. A common high level description of the circuit occurs in languages such as VHDL and Verilog®. One embodiment of VHDL is described in greater detail in “IEEE Standard VHDL Language Reference Manual,” ANSI Std. 1076-1993, Published Jun. 6, 1994. One embodiment of Verilog® is described in greater detail in IEEE Standard 1364-1995. The description of the circuit at this stage is often called a “netlist”.
 Automated tools exist to convert this netlist into a physical layout for the circuit. FIG. 1 illustrates one approach to conversion of the netlist to a physical layout. The layout defines the specific dimensions of the gates, isolation regions, interconnects, contacts, and other device elements that form the physical devices, and usually represents these shapes with polygons defining their boundaries.
 The layout typically contains data layers that correspond to the actual layers to be fabricated in the circuit. The layout also contains cells, which define sets of particular devices within the circuit. Cells typically contain all the polygons on all the layers required for the fabrication of the devices it contains. Cells can be nested within other cells, often in very intricate arrangements. The structure of cells is often called a data hierarchy. Typical formats for the polygons of a physical layout are GDS II, or CIF.
 Once the layout is created, the layout is verified to ensure that the transformation from netlist to layout has been properly executed and that the final layout created adheres to certain geometric design rules. These layout verification operations are often called LVS (layout versus schematic) and DRC (design rule check), respectively. To perform this verification step, several products have been created, including DRACULA™ from Cadence Design Systems of San Jose, Calif., HERCULES™ from Avant! Corporation of Fremont, Calif., and CALIBRE® from Mentor Graphics of Wilsonville, Oreg. When anomalies or errors are discovered by these checking tools, the designer must then repair the fault before the layout is sent to a mask shop for mask manufacturing and wafer fabrication.
 An additional checking step can also be used for layout verification. FIG. 2 illustrates an enhanced approach to conversion of the netlist to a physical layout. This provides a simulation based software engine that predicts what manufacturing distortions will occur during lithographic patterning. If the magnitude of these errors is determined to be significant, corrections are made using some form of Optical and Process Correction (OPC). OPC can correct for image distortions, optical proximity effects, photoresist kinetic effects, etch loading distortions, and other various process effects. Phase-shifting features can also be added to the layout at this point to enhance contrast.
 Examples of this kind of checking and correction can be found in “Automated Determination of CAD Layout Failures Through Focus: Experiment and Simulation,” by C. Spence et. al, in Optical/Laser Microlithography VII, Proc. SPIE 2197, p. 302 ff. (1994), and “OPTIMASK: An OPC Algorithm for Chrome and Phase-shift Mask Design” by E. Barouch et al. in Optical/Laser Microlithography VIII, Proc. SPIE 2440, p. 192 ff. (1995). The prior art techniques mentioned above comprise operating on the layout with a series of distinct software tools that execute all the required steps in sequence.
FIG. 3 is a conceptual illustration of an example of such a prior art process of integrated circuit (IC) design verification and correction. Each of the required process steps is executed by a stand-alone software tool. Original IC layout 300 describes the physical circuit layers from which masks and/or reticles are created to realize the circuit described by the design layout: the original IC layout 300 can be, for example, a GDS-II description of the circuit to be manufactured.
 Data import process 310 converts original IC layout 300 to a format for storage in database 315. The data, as stored in verification database 315, is used by layout versus schematic (LVS) tool 320 and design rule checking (DRC) tool 325 to verify the design of original IC layout 300. Upon completion of LVS and DRC verification, the data stored in verification database 315 is exported by data export process 330.
 The data is then imported by a data import process 335, which converts the exported data to a format used for a phase shift mask (PSM) database 340. PSM tool 345 operates on the data stored in PSM database 340 to perform phase shifting where appropriate. Examples of stand alone PSM assignment tools are SEED, discussed in the reference by Barouch, above, and the IN-Phase™ product available from Numerical Technologies of San Jose, Calif. The data describing the phase shifted layout(s) are exported from PSM database 340 by a data export process 350.
 A data import process 355 imports the data generated by the PSM tool to an optical process correction (OPC) database 360. OPC database 360 is typically a flat database, meaning that all the polygons of a layer of the circuit are contained within a single cell, with no hierarchical structure. Data import process 355 typically converts data from a hierarchical representation to a flat representation. OPC tool 365 performs OPC operations on the data stored in OPC database 360. Examples of stand alone OPC tools are OPTIMASK, discussed in the reference by Barouch, above, and Taurus™ available from Avant! Corporation. A data export process 370 exports the data stored in OPC database 360.
 The data generated by the OPC tool is then typically imported into a simulation tool, to confirm that the OPC will have the desired corrective effect. This is sometimes called an optical and process rule check, or ORC. Once this check is complete, the data is exported for use in IC manufacturing process 395. As a final verification step, LVS tool 320 and/or DRC tool 325 can also be used on the output of OPC database 360. Performing another check with LVS tool 320 and/or DRC tool 325 requires another import and export by data import process 310 and data export process 330, respectively.
 Several problems exist with respect to the process illustrated in FIG. 3. For example, the importation and exportation of data to and from each tool provides an opportunity for error in the form of loss, or inaccurate translation, of data. The importation and the exportation of large datasets, now common for VLSI Ics, is also time consuming, where a single import or export step can last several hours. The more complex an integrated circuit design, the more time consuming the importation and exportation steps become. It is therefore desirable to have an new verification tool in which all the required operations can be preformed, but where the risk of inaccurate translation is eliminated, and the many time consuming import and export steps are not required.
 An integrated verification and manufacturability tool having a hierarchical database to represent at least a portion of an integrated device layout in a hierarchical or flat manner, which is used not only for standard DRC and LVS verifications, but is also capable of performing optical and process correction (OPC) and other data manipulation techniques, including phase-shifting mask (PSM) assignment and silicon simulation for optical and process rule checking (ORC). In addition, an integrated software tool exports the verified data in the database in a machine language that can be read by a mask writer to produce one or more photolithographic masks.
 The invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings in which like reference numerals refer to similar elements.
FIG. 1 is representation of standard IC layout design sequence used for verification.
FIG. 2 illustrates a modified flow, which accommodates additional process steps of OPC and PSM generation.
FIG. 3 is a conceptual illustration of a prior art implementation of integrated circuit design verification incorporating these additional steps.
FIG. 4 is a conceptual illustration of an integrated verification and manufacturability tool.
FIG. 4A shows an alternative embodiment of the invention wherein the integrated verification and manufacturability tool includes a component that exports verified data in a machine language that can be read by a mask writer.
FIG. 5 illustrates operation of one embodiment of an integrated verification and manufacturability tool.
FIG. 6 illustrates one embodiment of a computer system suitable for use in practicing the invention.
FIG. 7 is a flow diagram of one embodiment of design verification with an integrated verification and manufacturability tool.
 An integrated verification and manufacturability tool is described. In the following description, for purposes of explanation, numerous specific details are set forth in order to provide a thorough understanding of the invention. It will be apparent, however, to one skilled in the art that the invention can be practiced without these specific details. In other instances, structures and devices are shown in block diagram form in order to avoid obscuring the invention.
 Reference in the specification to “one embodiment” or “an embodiment” means that a particular feature, structure, or characteristic described in connection with the embodiment is included in at least one embodiment of the invention. The appearances of the phrase “in one embodiment” in various places in the specification are not necessarily all referring to the same embodiment.
 Methods and apparatuses are described herein with respect to integrated circuit manufacturing; however, the techniques described can be applied to the manufacturing and/or design process of any integrated device. Integrated devices include integrated circuits, micromachines, thin film structures such as disk drive heads, gene chips, microelectromechanical systems (MEMS), or any other article of manufacture that is manufactured using lithography techniques.
 An integrated verification and manufacturability tool provides more efficient verification of integrated device designs than verification using several different verification tools. The integrated verification and manufacturability tool includes a hierarchical database to store design data accessed by multiple verification tool components (e.g., layout versus schematic, design rule check, optical process correction, phase shift mask assignment). The hierarchical database includes representations of one or more additional, or intermediate layer structures that are created and used by the verification tool components for operations performed on the design being verified. Designs can include only a single layer; however, the hierarchical database can include one or more intermediate layers for a single layer original design. Use of a single hierarchical database for multiple verification steps streamlines the verification process, which provides an improved verification tool.
FIG. 4 is a conceptual illustration of an integrated verification and manufacturability tool. The integrated verification and manufacturability tool of FIG. 4 includes a single hierarchical database that is used by each component within the tool. For purposes of description, the integrated verification and manufacturability tool includes a database and multiple components. The components perform the core functionality of the individual stand alone tools of FIG. 3; however, because they are included in an integrated verification and manufacturability tool, the individual components are not referred to as tools. Use of a single database for multiple components reduces the time and effort required for the verification process.
FIG. 4 illustrates an LVS component, a DRC component, an optical rule checking (ORC) component, a PSM component, an OPC component, and an “other” component 470 indicating that additional components can be added to the integrated verification and manufacturability. In alternate embodiments, fewer components can be used, for example, only a DRC and an OPC component might be used.
 In one embodiment, the tool scans a listing of desired operations to be performed, sometimes called a “ruledeck,” to determine the required inputs and outputs. The tool then reads in the required input layers from the input database and creates empty output layers, to be filled during computation. In addition, several intermediate or “working” layers may be created to hold temporary computation results. In one embodiment, all inputs, outputs and intermediate results are geometry collections called “layers,” defined as a collection of geometry in one or more cells of the layout. This definition is the same as a definition of a layer in the well known GDS II database standard format for representing layouts. Layers also allow hierarchical data representation.
 Once the hierarchical database is formed and the list of required layers compiled, computations are carried out to fill the desired output layers. After the verification process is complete, the information stored in hierarchical database 410 is exported by data export process 480. The exported data can be used by IC manufacturing process 395 to manufacture the IC design.
 LVS component 440, DRC component 450, ORC component 460, PSM component 420, OPC component 430, and any other component(s), as indicated by “other” 470, operate on hierarchical data representing original IC layout 300 as stored in hierarchical database 410. In one embodiment, LVS component 440, DRC component 450, ORC component 460, PSM component 420, and OPC component 430 operate on a hierarchical representation of edges that describe original IC layout 300. The various components use the edge representations and the structures in the intermediate layers included in hierarchical database 410 to perform the respective operations.
 Another embodiment of an integrated verification and manufacturability tool includes a component that can add arrays of regular features, such as small squares to the layout in order to help with the planarization, or physical flatness, of the fabricated silicon. These features are sometimes called “dummy fill” or “planarization fill.” By analyzing the density of the features in the layout, low-density areas are identified and filled in with new features.
FIG. 5 illustrates operation of one embodiment of an integrated verification and manufacturability tool. As described in greater detail below, the integrated verification and manufacturability tool can be executed by one or more computer systems.
 In one embodiment, integrated verification and manufacturability tool 500 imports data from original database 520 into modified database 510. Original database 520 can store the design to be verified in a relatively standard format, for example, GDS-II, while modified database 510 can store the design in a modified standard format, or in an independent format. In one embodiment, importation includes executing hierarchical injection and/or bin injection. In an alternate embodiment, the integrated verification and manufacturability tool 500 receives the data in the modified/independent format.
 In general, hierarchical injection is a technique in which recurring patterns of cell placements are recognized and replaced with new cells that contain the patterns. Hierarchical injection creates a more efficient representation of original database 520 by reducing the number of redundant patterns of cell placements, or contexts. In one embodiment, specially designed heuristics are used to recognize the patterns and to determine the correct representation by the new cells.
 The heuristics include, for example, the injection of hierarchy into arrays and the selective flattening of densely overlapping structures. In many layouts, arrays of a cell are described inefficiently from a verification perspective. The hierarchical injection heuristics recognize arrays and redefine rows, columns or small sub-arrays as new cells.
 This added hierarchy reduces the amount of geometry promoted during the computation phase by greatly reducing the number of redundant interactions between placements in the array. In particular types of circuits, for example FPGAs, two large cells or arrays of cells will overlap each other to a large extent. This configuration is called a “dense overlap.” Hierarchical injection recognizes such instances and first flattens selected cells that overlap, and then re-introduces new, less interaction-prone cell structures.
 Bin injection is a process of dividing flat layout geometry into cells. Bin injection can also be applied to a random collection of cells, to reconfigure the cell structure more efficiently. In one embodiment, bin injection is accomplished by dividing a layout not by cell names, but by geometric grid. Bin injection is one technique for converting a flat layout into a hierarchical layout.
 Various importation techniques are described in greater detail in U.S. patent application Ser. No. 09/234,030 filed Jan. 19, 1999 entitled “PLACEMENT BASED DESIGN CELLS INJECTION INTO AN INTEGRATED CIRCUIT DESIGN,” by Laurence W. Grodd, which is incorporated by reference herein.
 Once modified database 510 is generated by hierarchical injection and/or bin injection, each component (e.g., LVS, DRC, PSM, OPC, ORC) operates on groups of geometric figures that represent portions of the layout of the integrated device design. These groups are generally referred to as an “edge collection.” An edge collection contains edges from a design that may be organized into polygons, depending on the nature of the operations. Typical edge collections may contain only the edges of a single cell, others may contain the edges of a cell and nearby elements, while others might contain all edges within an arbitrary boundary. Edges may be retrieved from the edge collection either as whole polygons, if the data they represent consists of polygons, or as free edges. Once retrieved and manipulated, new edges representing the output of the operation are stored in a layer from which the edges are retrieved and/or a previously unused intermediate layer in modified database 510.
 Selective promotion is a technique in which certain geometries in cells that have an effect on nearby cells are “promoted” to another level of the hierarchy. This promotion prevents the geometry in a cell from having conflicting behavior depending on the placement of the cell. For example, for a cell that has geometry very close to its own border, one placement of this cell may be isolated, but another placement may be close to another cell. In this case, the computed result for the geometry near the border may be different in each placement due to interaction with the nearby cell.
 To resolve this conflict, the conflicting geometry close to the border is “promoted,” or flattened, to the next level of the hierarchy. This creates two versions of the geometry, one for each placement of the cell, each of which will produce different computational results. By reducing the number of unique interactions and conflicting geometries, the amount of promoted geometry is minimized, resulting in less computation and smaller file size. Promotion can be accomplished recursively.
 Manipulation of edge collections, as well as the use of selective promotion facilitates sharing of data between multiple verification tool components without importation and exportation of data between databases. Previous verification tools typically represent IC designs in formats that are optimized for the specific tool without regard for sharing the design database. Sharing of data was accomplished through an importation/exportation process.
 The hierarchical representation provided by modified database 510 provides several performance advantages. For example, previous verification tools typically used a cell cloning scheme to eliminate redundant contexts. However, some designs resulted in a very large number of clones which slowed the verification process. Selective promotion and hierarchical injection reduces, or even eliminates, redundant contexts in a more efficient manner, which allows the verification process to be completed more quickly than using a cloning-based technique.
 Additionally, cloning techniques are based on the assumption that all inter-cell interactions are local. That is, interaction distances are bounded. However, for phase-shift mask (or reticle) assignment techniques, interaction distances are potentially unbounded. This requires a potentially unbounded number of cell clones, which would make hierarchical phase assignment impractical.
 In one embodiment, the integrated verification and manufacturability tool includes an LVS component 440 and a DRC component 450 that perform both LVS verification operations and DRC verification operations on the edge collection stored in modified database 510. In an alternate embodiment, LVS verification operations and DRC verification operations are performed by separate components.
 The LVS verification operations analyze the edge collection to determine whether the layout accurately corresponds to the schematic design. In one embodiment, the edge collection is compared to a netlist corresponding to the design to determine whether the layout accurately represents the netlist representation. Errors identified by the LVS component can be flagged, identified and possibly corrected. In one embodiment, data generated by the LVS component and/or the corrected layout are stored in one or more intermediate layers in modified database 510.
 The DRC verification operations analyze the edge collection to determine whether any design rule violations exist. Design rules can include, for example, minimum line spacings, minimum line widths, minimum gate widths, or other geometric layout parameters. The design rules are based on, for example, the manufacturing process to be used to manufacture the resulting design layout. As with the LVS component, errors identified by the DRC component can be flagged, identified and possibly corrected. In one embodiment, data generated by the DRC component and/or the corrected layout are stored in one or more intermediate layers in modified database 510.
 In one embodiment, ORC component 460 analyzes the edge collection by simulating the performance expected on the wafer, and determining whether the wafer structures will violate a set of fabrication tolerances. ORC component 460 can also operate on the edge collection that represents the original layout, for example, prior to LVS and DRC being performed on the layout. As with the LVS and DRC components, errors identified by the ORC component can be flagged and identified and possibly corrected.
 In one embodiment, PSM component 420 operates on an edge collection as modified by ORC component 460; however PSM component 420 can operate on other edge collections also. PSM component 420 creates phase shifting assignments for reticles of the design stored in modified database 510. Phase shifting assignments can be made, for example, to enable extremely small gate widths and/or line widths. The resulting layers and/or reticle layers are stored in intermediate layers in modified database 510.
 In one embodiment, OPC component 430 operates on the edge collection as modified by PSM component 420 and stored in one or more intermediate layers in modified database 510. OPC component 430 can also operate on the edge collection that represents the original layout, for example, if PSM is not performed on the layout.
 Two general categories of OPC are currently in use: rule-based OPC and model based OPC; one or both of which can be applied. In rule-based OPC, a reticle layout is modified according to a set of fixed rules for geometric manipulation. In model-based OPC, an IC structure to be formed is modeled and a threshold that represents the boundary of the structure on the wafer can be determined from simulated result generated based on the model used.
 Certain aspects of model-based OPC are described in greater detail in the following publications: Cobb et al., “Mathematical and CAD Framework for Proximity Correction,” Optical Microlithography IX, Proc. SPIE 2726, pp. 208-222 (1996); Cobb et al., “Experimental Results in Optical Proximity Correction with Variable Threshold Resist Model,” Optical Microlithography X, SPIE 3051, pp. 458-468 (1998); and Nicholas B. Cobb, “Fast Optical and Process Proximity Correction Algorithms for Integrated Circuit Manufacturing,” Ph.D. dissertation, Univ. Cal. Berkeley (1998).
 OPC component 460 modifies the placement of one or more edges to provide improved optical performance of one or more reticles. One example of rule-based OPC that can be applied to a layout is the addition of assist features, for example, sub-resolution bars along an interconnection line, hammer head shapes at line ends, or serifs at a line corner. Other assist features can also be provided.
 OPC component 460 can also modify placement of one or more edges based on models that predict the structures that will be produced using specific reticle layouts. The reticle layouts can be modified based on the results of the prediction to compensate for deficiencies that are identified by the modeling results. In one embodiment, the results Generated by OPC component 460 are stored in one or more intermediate layers in modified database 510.
 In yet another embodiment of the invention, the other component 470 of the integrated verification and manufacturability tool shown in FIG. 4A converts the optimized, shared data within the database into a format that can be supplied directly to a mask creating tool. Most mask creating tools use layout data in machine specific formats, such as MEBES for E-Beam and laser rasterizing writing tools, such as those from ETEC systems (an applied Materials Company), Hitachi format for Hitachi vector scan E-beam mask writers, .MIC format for hierarchical processing in mask writers from Micronic Corporation. Preparation of data for these mask writers typically involves importing layout data (typically GDS II) into a stand-alone translation tool to convert the standard format to the machine specific format.
 Mask writing tools include raster scanning mask writing tools, vector scan mask writing tools, tools that utilize a parallel array of mask writing elements including arrays of microscopic mirrors, independently modulated laser beams, scanning probe microscope elements or other mechanisms that create photolithographic masks or reticles.
 The component 470 therefore executes computer code that determines the form in which the data is to be exported, either by prompting a user for such a selection or based on a default etc. Next, the component converts a desired portion, such as an individual data layer, of the shared data within the database into the selected mask writing language. Data may also be called and translated as subsets of the data layer, to be processed independently or in parallel, to increase translation precision or speed.
 In the presently preferred embodiment of the invention in which the database is hierarchical, the conversion of the database to the desired mask writing language includes the steps of reading a portion of the data layer into temporary memory, processing the portion according to the machine specific translation specifications, and writing the translated portion into an output file. This is repeated until the entire layer has been converted, portion by portion. Although it will be appreciated that the job can be more manageable when divided by portions or other subsets of the data layer, another embodiment that may have advantages in some circumstances comprises moving the entire data layer to be converted into a flattened data layer, then converting the entire flattened layer into the specified machine language.
 As will be appreciated, by including a component 470 that can export the verified and optimized design data directly in the mask writing machine language, there is less chance of error due to compatibility problems between software systems. In addition, the time required to process the layout data and produce a mask is also reduced.
 For the purpose of the present specification and claims, the term “mask” is intended to cover both conventional photolithographic contact printing masks as well as reticles or other devices on which patterns are formed that determine whether illumination light is allowed to reach a wafer.
FIG. 6 is a block diagram of one embodiment of a computer system. The computer system illustrated in FIG. 6 is intended to represent a range of computer systems. Alternative computer systems can include more, fewer and/or different components.
 Computer system 600 includes a bus 601 or other communication device to communicate information, and a processor 602 coupled to the bus 601 to process information. While the computer system 600 is illustrated with a single processor, the computer system 600 can include multiple processors and/or co-processors. In a multiprocessor embodiment, operations performed by the various verification and manufacturability tools are divided by cells, bins or other techniques for dividing work between processors. For example, a single cell is operated upon by a processor while another cell is operated upon by a different processor. When the cell operations are complete, the processor can perform verification operations on another cell.
 Computer system 600 further includes random access memory (RAM) or another dynamic storage device 604 (referred to as main memory), coupled to a bus 601 to store information and instructions to be executed by a processor 602. Main memory 604 also can be used to store temporary variables or other intermediate information during execution of instructions by a processor 602.
 Computer system 600 also includes read only memory (ROM) and/or other static storage device 606 coupled to a bus 601 to store static information and instructions for a processor 602. Data storage device 607 is coupled to a bus 601 to store information and instructions. Data storage device 607 such as a magnetic disk or optical disc and corresponding drive can be coupled to a computer system 600.
 Computer system 600 can also be coupled via a bus 601 to a display device 621, such as a cathode ray tube (CRT) or liquid crystal display (LCD), to display information to a computer user. Alphanumeric input device 622, including alphanumeric and other keys, is typically coupled to a bus 601 to communicate information and command selections to a processor 602. Another type of user input device is a cursor control 623, such as a mouse, a trackball, or cursor direction keys to communicate direction information and command selections to a processor 602 and to control cursor movement on a display 621.
 Computer system 600 further includes a network interface 630 to provide access to a network, such as a local area network. According to one embodiment, an integrated verification and manufacturability tool is provided by one or more computer systems, such as a computer system 600, or other electronic device in response to one or more processors, such as a processor 602, executing sequences of instructions contained in memory, such as a main memory 604.
 Instructions are provided to memory from a storage device, such as magnetic disk, a read only memory (ROM) integrated circuit, CD-ROM or DVD, via a remote connection (e.g., over a network via network interface 630) that is either wired or wireless, etc. In alternative embodiments, hard-wired circuitry can be used in place of, or in combination with, software instructions to implement the present invention. Thus, the present invention is not limited to any specific combination of hardware circuitry and software instructions.
 A machine-readable medium includes any mechanism that provides (i.e., stores and/or transmits) information in a form readable by a machine (e.g., a computer). For example, a machine-readable medium includes read only memory (ROM), random access memory (RAM), magnetic disk storage media, optical storage media, flash memory devices, electrical, optical, acoustical or other form of propagated signals (e.g., carrier waves, infrared signals, digital signals, etc.).
FIG. 7 is a flow diagram of one embodiment of design verification with an integrated verification and manufacturability tool. FIG. 7 illustrates a specific sequence through a specific set of verification procedures. The specific verification procedures and the sequence in which verification is performed can be modified based on, for example, the type of design being verified.
 Data describing the integrated device design is imported at 710. In one embodiment, the data is imported from a GDS-II file; however, other formats can also be used. In general, conversion of data from one format to another is known in the art. As mentioned above, during importation, intermediate layers are added to the imported data to be stored in a hierarchical database.
 In one embodiment, the number of intermediate layers added is determined based on the verification procedures to be performed, and possibly on the sequence in which the verification procedures are performed. One or more intermediate layers are added for each of the verification procedures to be performed. In one embodiment, a job description is analyzed in association with importation of an integrated device design. The job description indicates the verification procedures to be performed and the portions of the design that are to be verified.
 Layout versus schematic (LVS) verification is performed at 720. In general, LVS verification compares the original design layout to a netlist that described the interconnections of components within the design. The intermediate layer(s) associated with LVS verification stores the results of the LVS verification. The intermediate layer(s) can store, for example, a description of errors found during LVS verification, or a modified design based on the results of the LVS verification process.
 Design rule checking (DRC) is performed at 720. DRC searches the design for violations of a predetermined set of conditions (e.g., minimum line widths, minimum separations) and returns a result indicating whether design rule violations were found. The intermediate layer(s) associated with DRC can store, for example, a list of design rule errors found, or a modified design that satisfies the design rules. Optical rule checking (ORC) is performed at 740. In one embodiment, the ORC is performed on one or more simulated integrated device layers.
 In one embodiment, ORC includes “flagging” edges in a layout that are predicted to result in silicon printability errors. In another embodiment, simulated silicon shapes are generated from the layout, then DRC is performed on the simulated silicon shapes. This can be thought of as “silicon DRC” or another application ORC.
 Phase shift mask assignments are made at 750 and an optical process correction is performed at 760. Data may be exported at 770 in the format in which it is stored in the database. Alternatively, if the integrated verification and manufacturability tool includes an integrated component that converts the shared data into a mask writing machine language, the data may be exported in a form that can be read by a mask writing tool directly.
 In the foregoing specification, the invention has been described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes can be made thereto without departing from the broader spirit and scope of the invention. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
 While the preferred embodiment of the invention has been illustrated and described, it will be appreciated that various changes can be made therein without departing from the spirit and scope of the invention.
|Citing Patent||Filing date||Publication date||Applicant||Title|
|US6709793||31 Oct 2002||23 Mar 2004||Motorola, Inc.||Method of manufacturing reticles using subresolution test patterns|
|US6711730||13 May 2002||23 Mar 2004||Hewlett-Packard Development Company, L.P.||Synthesizing signal net information from multiple integrated circuit package models|
|US6769102||19 Jul 2002||27 Jul 2004||Hewlett-Packard Development Company||Verifying proximity of ground metal to signal traces in an integrated circuit|
|US6807657||19 Jul 2002||19 Oct 2004||Hewlett-Packard Development Company, L.P.||Inter-signal proximity verification in an integrated circuit|
|US6922822||19 Jul 2002||26 Jul 2005||Hewlett-Packard Development Company, L.P.||Verifying proximity of ground vias to signal vias in an integrated circuit|
|US6996797||18 Nov 2004||7 Feb 2006||International Business Machines Corporation||Method for verification of resolution enhancement techniques and optical proximity correction in lithography|
|US7069533 *||14 Mar 2003||27 Jun 2006||Chatered Semiconductor Manufacturing, Ltd||System, apparatus and method for automated tapeout support|
|US7124386||7 Jun 2002||17 Oct 2006||Praesagus, Inc.||Dummy fill for integrated circuits|
|US7152215||7 Jun 2002||19 Dec 2006||Praesagus, Inc.||Dummy fill for integrated circuits|
|US7174520||17 Dec 2002||6 Feb 2007||Praesagus, Inc.||Characterization and verification for integrated circuit designs|
|US7240310 *||7 Dec 2004||3 Jul 2007||International Business Machines Corporation||Method, system and program product for evaluating a circuit|
|US7243316||17 Dec 2002||10 Jul 2007||Praesagus, Inc.||Test masks for lithographic and etch processes|
|US7257784 *||24 Mar 2005||14 Aug 2007||Taiwan Semiconductor Manufacturing Co., Ltd.||Method for integrally checking chip and package substrate layouts for errors|
|US7325206||17 Dec 2002||29 Jan 2008||Cadence Design Systems, Inc.||Electronic design for integrated circuits based process related variations|
|US7353475||17 Dec 2002||1 Apr 2008||Cadence Design Systems, Inc.||Electronic design for integrated circuits based on process related variations|
|US7356783||22 Sep 2004||8 Apr 2008||Cadence Design Systems, Inc.||Dummy fill for integrated circuits|
|US7360179||31 May 2005||15 Apr 2008||Cadence Design Systems, Inc.||Use of models in integrated circuit fabrication|
|US7363099||22 Jul 2002||22 Apr 2008||Cadence Design Systems, Inc.||Integrated circuit metrology|
|US7363236||14 Mar 2003||22 Apr 2008||Chartered Semiconductor Manufacturing Ltd.||System, apparatus and method for reticle grade and pricing management|
|US7363598||22 Sep 2004||22 Apr 2008||Cadence Design Systems, Inc.||Dummy fill for integrated circuits|
|US7367008||17 Dec 2002||29 Apr 2008||Cadence Design Systems, Inc.||Adjustment of masks for integrated circuit fabrication|
|US7380220||22 Sep 2004||27 May 2008||Cadence Design Systems, Inc.||Dummy fill for integrated circuits|
|US7383521||6 Dec 2004||3 Jun 2008||Cadence Design Systems, Inc.||Characterization and reduction of variation for integrated circuits|
|US7393755||7 Jun 2002||1 Jul 2008||Cadence Design Systems, Inc.||Dummy fill for integrated circuits|
|US7406671 *||5 Oct 2005||29 Jul 2008||Lsi Corporation||Method for performing design rule check of integrated circuit|
|US7691543 *||1 May 2006||6 Apr 2010||Elpida Memory, Inc.||Mask data creation method|
|US7712056||6 Feb 2007||4 May 2010||Cadence Design Systems, Inc.||Characterization and verification for integrated circuit designs|
|US7757195||18 Dec 2006||13 Jul 2010||Cadence Design Systems, Inc.||Methods and systems for implementing dummy fill for integrated circuits|
|US7774726||23 Feb 2007||10 Aug 2010||Cadence Design Systems, Inc.||Dummy fill for integrated circuits|
|US7853904||26 Jun 2007||14 Dec 2010||Cadence Design Systems, Inc.||Method and system for handling process related variations for integrated circuits based upon reflections|
|US7962867||28 Jan 2008||14 Jun 2011||Cadence Design Systems, Inc.||Electronic design for integrated circuits based on process related variations|
|US8001516||2 Jun 2008||16 Aug 2011||Cadence Design Systems, Inc.||Characterization and reduction of variation for integrated circuits|
|US8977989 *||12 Jan 2009||10 Mar 2015||Synopsys, Inc.||Handling of flat data for phase processing including growing shapes within bins to identify clusters|
|US20040143531 *||9 Jan 2004||22 Jul 2004||Frank Mark D.||Synthesizing signal net information from multiple integrated circuit package models|
|US20040181458 *||14 Mar 2003||16 Sep 2004||Danchai Kochpatcharin||System, apparatus and method for reticle grade and pricing management|
|US20040181769 *||14 Mar 2003||16 Sep 2004||Danchai Kochpatcharin||System, apparatus and method for automated tapeout support|
|US20050037522 *||22 Sep 2004||17 Feb 2005||Praesagus Inc., A Massachusetts Corporation||Dummy fill for integrated circuits|
|US20050051809 *||22 Sep 2004||10 Mar 2005||Praesagus, Inc., A Massachusetts Corporation||Dummy fill for integrated circuits|
|US20050132306 *||6 Dec 2004||16 Jun 2005||Praesagus, Inc., A Massachusetts Corporation||Characterization and reduction of variation for integrated circuits|
|US20050196964 *||22 Sep 2004||8 Sep 2005||Praesagus, Inc.||Dummy fill for integrated circuits|
|US20050235246 *||31 May 2005||20 Oct 2005||Praesagus, Inc., A Massachusetts Corporation||Use of models in integrated circuit fabrication|
|EP1391844A2 *||13 Jun 2003||25 Feb 2004||Lsi Logic Corporation||Automatic recognition of an optically periodic structure in an integrated circuit design|
|WO2008045900A1 *||9 Oct 2007||17 Apr 2008||Mentor Graphics Corp||Properties in electronic design automation|
|International Classification||G06F17/50, G03F1/00|
|5 Mar 2001||AS||Assignment|
|9 Dec 2005||FPAY||Fee payment|
Year of fee payment: 4
|22 Dec 2009||FPAY||Fee payment|
Year of fee payment: 8
|30 Dec 2013||FPAY||Fee payment|
Year of fee payment: 12