DE69209404T2 - Selbsttest integrierter Schaltungen mit hybriden Mustern - Google Patents

Selbsttest integrierter Schaltungen mit hybriden Mustern

Info

Publication number
DE69209404T2
DE69209404T2 DE69209404T DE69209404T DE69209404T2 DE 69209404 T2 DE69209404 T2 DE 69209404T2 DE 69209404 T DE69209404 T DE 69209404T DE 69209404 T DE69209404 T DE 69209404T DE 69209404 T2 DE69209404 T2 DE 69209404T2
Authority
DE
Germany
Prior art keywords
test
self
employed
integrated circuits
shift register
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
DE69209404T
Other languages
English (en)
Other versions
DE69209404D1 (de
Inventor
Bernd Karl Ferdinand Koenemann
Kenneth David Wagner
John Arthur Waicukauski
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of DE69209404D1 publication Critical patent/DE69209404D1/de
Application granted granted Critical
Publication of DE69209404T2 publication Critical patent/DE69209404T2/de
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/31813Test pattern generators
    • GPHYSICS
    • G01MEASURING; TESTING
    • G01RMEASURING ELECTRIC VARIABLES; MEASURING MAGNETIC VARIABLES
    • G01R31/00Arrangements for testing electric properties; Arrangements for locating electric faults; Arrangements for electrical testing characterised by what is being tested not provided for elsewhere
    • G01R31/28Testing of electronic circuits, e.g. by signal tracer
    • G01R31/317Testing of digital circuits
    • G01R31/3181Functional testing
    • G01R31/3183Generation of test inputs, e.g. test vectors, patterns or sequences
    • G01R31/318385Random or pseudo-random test pattern
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F11/00Error detection; Error correction; Monitoring
    • G06F11/22Detection or location of defective computer hardware by testing during standby operation or during idle time, e.g. start-up testing
    • G06F11/26Functional testing
    • G06F11/27Built-in tests
DE69209404T 1991-08-23 1992-07-18 Selbsttest integrierter Schaltungen mit hybriden Mustern Expired - Fee Related DE69209404T2 (de)

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US74909391A 1991-08-23 1991-08-23

Publications (2)

Publication Number Publication Date
DE69209404D1 DE69209404D1 (de) 1996-05-02
DE69209404T2 true DE69209404T2 (de) 1996-10-10

Family

ID=25012224

Family Applications (1)

Application Number Title Priority Date Filing Date
DE69209404T Expired - Fee Related DE69209404T2 (de) 1991-08-23 1992-07-18 Selbsttest integrierter Schaltungen mit hybriden Mustern

Country Status (4)

Country Link
US (1) US5612963A (de)
EP (1) EP0529290B1 (de)
JP (1) JP2584172B2 (de)
DE (1) DE69209404T2 (de)

Families Citing this family (45)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5968194A (en) * 1997-03-31 1999-10-19 Intel Corporation Method for application of weighted random patterns to partial scan designs
US6061818A (en) * 1997-05-08 2000-05-09 The Board Of Trustees Of The Leland Stanford Junior University Altering bit sequences to contain predetermined patterns
KR100292821B1 (ko) * 1997-09-08 2001-06-15 윤종용 병렬 시그너츄어 압축 회로
US5983380A (en) * 1997-09-16 1999-11-09 International Business Machines Corporation Weighted random pattern built-in self-test
US6178534B1 (en) 1998-05-11 2001-01-23 International Business Machines Corporation System and method for using LBIST to find critical paths in functional logic
US6662327B1 (en) * 1998-05-13 2003-12-09 Janusz Rajski Method for clustered test pattern generation
US6195775B1 (en) 1998-09-02 2001-02-27 International Business Machines Corporation Boundary scan latch configuration for generalized scan designs
IL132898A (en) * 1999-11-11 2009-09-01 Nds Ltd System for bitstream generation
US9134370B2 (en) 1999-11-23 2015-09-15 Mentor Graphics Corporation Continuous application and decompression of test patterns and selective compaction of test responses
US6557129B1 (en) * 1999-11-23 2003-04-29 Janusz Rajski Method and apparatus for selectively compacting test responses
US6353842B1 (en) * 1999-11-23 2002-03-05 Janusz Rajski Method for synthesizing linear finite state machines
US6874109B1 (en) * 1999-11-23 2005-03-29 Janusz Rajski Phase shifter with reduced linear dependency
US7493540B1 (en) 1999-11-23 2009-02-17 Jansuz Rajski Continuous application and decompression of test patterns to a circuit-under-test
US6684358B1 (en) * 1999-11-23 2004-01-27 Janusz Rajski Decompressor/PRPG for applying pseudo-random and deterministic test patterns
US6327687B1 (en) 1999-11-23 2001-12-04 Janusz Rajski Test pattern compression for an integrated circuit test environment
US8533547B2 (en) * 1999-11-23 2013-09-10 Mentor Graphics Corporation Continuous application and decompression of test patterns and selective compaction of test responses
WO2001039254A2 (en) * 1999-11-23 2001-05-31 Mentor Graphics Corporation Continuous application and decompression of test patterns to a circuit-under-test
US9664739B2 (en) 1999-11-23 2017-05-30 Mentor Graphics Corporation Continuous application and decompression of test patterns and selective compaction of test responses
US6591388B1 (en) * 2000-04-18 2003-07-08 International Business Machines Corporation High speed sink/source register to reduce level sensitive scan design test time
US6671838B1 (en) * 2000-09-27 2003-12-30 International Business Machines Corporation Method and apparatus for programmable LBIST channel weighting
US6678707B1 (en) 2000-10-30 2004-01-13 Hewlett-Packard Development Company, L.P. Generation of cryptographically strong random numbers using MISRs
JP4228061B2 (ja) * 2000-12-07 2009-02-25 富士通マイクロエレクトロニクス株式会社 集積回路の試験装置および試験方法
US6795948B2 (en) * 2000-12-27 2004-09-21 Intel Corporation Weighted random pattern test using pre-stored weights
US6886124B2 (en) * 2001-02-07 2005-04-26 Nec Corporation Low hardware overhead scan based 3-weight weighted random BIST architectures
US6557132B2 (en) 2001-02-22 2003-04-29 International Business Machines Corporation Method and system for determining common failure modes for integrated circuits
KR100419902B1 (ko) * 2001-06-19 2004-03-04 삼성전자주식회사 선형 피드백 쉬프트 레지스터를 이용한 고속 자체 테스트회로
US6968489B2 (en) * 2002-01-23 2005-11-22 International Business Machines Corporation Pseudo random optimized built-in self-test
US20030188273A1 (en) * 2002-03-28 2003-10-02 Intel Corporation Simulation-based technique for contention avoidance in automatic test pattern generation
DE10221611B4 (de) * 2002-05-15 2013-01-24 Infineon Technologies Ag Digitalbaustein mit einer Selbsttestfunktion
US7240260B2 (en) 2002-12-11 2007-07-03 Intel Corporation Stimulus generation
US7197721B2 (en) * 2002-12-17 2007-03-27 Intel Corporation Weight compression/decompression system
US7080298B2 (en) * 2003-02-04 2006-07-18 Toshiba America Electronic Components Circuit apparatus and method for testing integrated circuits using weighted pseudo-random test patterns
US6961886B2 (en) * 2003-04-16 2005-11-01 International Business Machines Corporation Diagnostic method for structural scan chain designs
US20040230882A1 (en) * 2003-05-12 2004-11-18 International Business Machines Corporation Pseudo random LBIST controls
EP1671141B1 (de) * 2003-09-26 2007-10-03 Nxp B.V. Verfahren und system zum selektiven maskieren von testantworten
JP4440658B2 (ja) * 2004-01-20 2010-03-24 富士通マイクロエレクトロニクス株式会社 半導体集積回路装置
US20050229061A1 (en) * 2004-04-01 2005-10-13 Sung-Ho Kang Method of efficiently compressing and decompressing test data using input reduction
CN100395557C (zh) * 2005-03-04 2008-06-18 清华大学 采用加权扫描选通信号的基于扫描的自测试结构的自测试方法
DE102005046588B4 (de) * 2005-09-28 2016-09-22 Infineon Technologies Ag Vorrichtung und Verfahren zum Test und zur Diagnose digitaler Schaltungen
EP2677328B1 (de) 2006-02-17 2015-07-29 Mentor Graphics Corporation Mehrstufige Testreaktionsverdichter
CN101663648B (zh) * 2007-02-12 2012-10-03 明导公司 低功耗扫描测试技术及装置
US7840865B2 (en) * 2007-03-23 2010-11-23 Mentor Graphics Corporation Built-in self-test of integrated circuits using selectable weighting of test patterns
US8625339B2 (en) * 2011-04-11 2014-01-07 Grandis, Inc. Multi-cell per memory-bit circuit and method
US8230265B2 (en) 2010-03-31 2012-07-24 Microsoft Corporation Testing software in electronic devices
CN114563694B (zh) * 2022-03-31 2022-10-28 上海韬润半导体有限公司 时钟门控控制电路及芯片测试电路

Family Cites Families (9)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US3719885A (en) * 1971-12-13 1973-03-06 Ibm Statistical logic test system having a weighted random test pattern generator
US4687988A (en) * 1985-06-24 1987-08-18 International Business Machines Corporation Weighted random pattern testing apparatus and method
US4801870A (en) * 1985-06-24 1989-01-31 International Business Machines Corporation Weighted random pattern testing apparatus and method
US5043988A (en) * 1989-08-25 1991-08-27 Mcnc Method and apparatus for high precision weighted random pattern generation
EP0499671B1 (de) * 1991-02-21 1997-05-21 International Business Machines Corporation Integrierter Schaltkreis mit eingebautem Selbsttest für die Erkennung logischer Fehler
US5323400A (en) * 1991-09-09 1994-06-21 Northern Telecom Limited Scan cell for weighted random pattern generation and method for its operation
US5394405A (en) * 1992-04-24 1995-02-28 International Business Machines Corporation Universal weight generator
US5297151A (en) * 1992-06-17 1994-03-22 International Business Machines Corporation Adjustable weighted random test pattern generator for logic circuits
US5414716A (en) * 1993-09-22 1995-05-09 Mitsubishi Electronic Research Laboratories, Inc. Weighting system for testing of circuits utilizing determination of undetected faults

Also Published As

Publication number Publication date
DE69209404D1 (de) 1996-05-02
JPH05196693A (ja) 1993-08-06
EP0529290A1 (de) 1993-03-03
JP2584172B2 (ja) 1997-02-19
US5612963A (en) 1997-03-18
EP0529290B1 (de) 1996-03-27

Similar Documents

Publication Publication Date Title
DE69209404D1 (de) Selbsttest integrierter Schaltungen mit hybriden Mustern
EP0460352A3 (en) System for test data storage reduction
EP0213037A3 (de) Halbleiterspeichergerät mit Prüfmustergeberschaltung
EP0148403A3 (en) Linear feedback shift register
EP0671689A3 (de) Verbindungsprüfung unter Verwendung von Leiterplatten-Topologiedaten.
DE69319372D1 (de) Halbleiterspeichervorrichtung mit Selbstauffrischungsfunktion
WO1995030230A3 (en) Scannable d-flip-flop with system independent clocking
FR2472270B1 (fr) Circuit integre semi-conducteur ayant des circuits generateurs de signaux de commande
EP0523973A3 (en) A configurable self-test for embedded rams
EP0342784A3 (de) Programmgesteurte In-circuit-Prüfung von Analogdigitalwandlern
DE69028435T2 (de) Integrierte Schaltung mit Testschaltung
DE69806904T2 (de) Halbleiterpruefgeraet mit schaltkreis zur datenserialisierung
TW270205B (de)
MY130533A (en) Controllable and testable oscillator apparatus for an integrated circuit
EP0574026A3 (en) Semiconductor integrated logic circuit with a test mode
DE69936277D1 (de) Synchron-Halbleiterspeichervorrichtung
DE69902221D1 (de) Speicherschaltungen mit eingebautem Selbsttest
DE69229362D1 (de) Schaltung zur Erzeugung künstlicher Zufallszahlenmuster
DE69027545D1 (de) Vorrichtung und Verfahren zum Frequenzwechsel
DE59208836D1 (de) Schaltungsanordnung zum Testen integrierter Schaltungen
EP0252714A3 (de) Integrierte Halbleiterschaltung mit eingebautem Prüfkreis
EP0304591A3 (en) Semiconductor memory with signal change detector circuit
JPS5693193A (en) Ic memory test device
JPS6467794A (en) Semiconductor integrated circuit
JPS54161238A (en) Testing method for magnetic bubble memory

Legal Events

Date Code Title Description
8364 No opposition during term of opposition
8339 Ceased/non-payment of the annual fee