CA2046709C - Managing high speed slow access channel to slow speed cyclic system data transfers - Google Patents

Managing high speed slow access channel to slow speed cyclic system data transfers

Info

Publication number
CA2046709C
CA2046709C CA002046709A CA2046709A CA2046709C CA 2046709 C CA2046709 C CA 2046709C CA 002046709 A CA002046709 A CA 002046709A CA 2046709 A CA2046709 A CA 2046709A CA 2046709 C CA2046709 C CA 2046709C
Authority
CA
Canada
Prior art keywords
data
cache
write
peripheral
track
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Fee Related
Application number
CA002046709A
Other languages
French (fr)
Other versions
CA2046709A1 (en
Inventor
Brent Cameron Beardsley
Michael Thomas Benhase
Susan Kay Candelaria
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
International Business Machines Corp
Original Assignee
International Business Machines Corp
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by International Business Machines Corp filed Critical International Business Machines Corp
Publication of CA2046709A1 publication Critical patent/CA2046709A1/en
Application granted granted Critical
Publication of CA2046709C publication Critical patent/CA2046709C/en
Anticipated expiration legal-status Critical
Expired - Fee Related legal-status Critical Current

Links

Classifications

    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F13/00Interconnection of, or transfer of information or other signals between, memories, input/output devices or central processing units
    • G06F13/10Program control for peripheral devices
    • G06F13/12Program control for peripheral devices using hardware independent of the central processor, e.g. channel or peripheral processor
    • GPHYSICS
    • G06COMPUTING; CALCULATING OR COUNTING
    • G06FELECTRIC DIGITAL DATA PROCESSING
    • G06F12/00Accessing, addressing or allocating within memory systems or architectures
    • G06F12/02Addressing or allocation; Relocation
    • G06F12/08Addressing or allocation; Relocation in hierarchically structured memory systems, e.g. virtual memory systems
    • G06F12/0802Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches
    • G06F12/0866Addressing of a memory level in which the access to the desired data or data block requires associative addressing means, e.g. caches for peripheral storage systems, e.g. disk cache

Landscapes

  • Engineering & Computer Science (AREA)
  • Theoretical Computer Science (AREA)
  • Physics & Mathematics (AREA)
  • General Engineering & Computer Science (AREA)
  • General Physics & Mathematics (AREA)
  • Memory System Of A Hierarchy Structure (AREA)

Abstract

A cached DASD controller is illustrated which is attached to a high speed serial channel, such as an optical fiber channel. The data rate of the serial channel is much greater than the data rate of a DASD connected to the controller. The serial channel has a relatively long propagation time such that synchronous operations between the host processor 10 and the DASD cannot be efficiently performed. Operation of a data transfer, whether read or write between the host processor 10 and the DASD is monitored. Whenever a copy of the track contents and in cache and the DASD reaches either an index mark with or a break point from a roll mode operation or certain write operations occur resulting in predetermined data being stored in cache, then a GOCACHE flag is set in a control portion of the controller. The device operations are then momentarily idled while cache to host processor operations are enabled.

Description

204670~
~ANAGING HIGH SP~ED SLO~ ACCESS GHANNEL
TO SLOW SPEE~ CYCLIC SYS~EM ~ATA T~ANSPERS

Field of the Invention The present invention relates to data processing systems, more particularly to peripheral data processing systems.
Such peripheral data processing systems preferably are of the cached data storage type.

Background of the Invention Direct Access Storage Devices (DASD) are a class of disk data storage devices currently used in data processing environments. Typically, the burst data rate between the DASD and its associated electronic circuits, such as a cache memory, varies from less than two megabytes per second through six or so megabytes per second. Because of such high burst rates and the electronic speeds of circuits attached to the DASD, it has been common practice to synchronize the operation of a host computer access to a DASD to the rotation disk being accessed. This mode of operation is called a synchronous mode, i.e., the operation of the data transfer is synchronized to the rotation of the disk in the DASD. Such synchronous operations are satisfactory up to a predetermined lengths of signal cables extending between the DASD and its controller and connecting host processors. The reason for the limitation in the spacing is propagation time of the signals between the host processor and the DASD controller. Such propagation time, if extended beyond a predetermined maximal elapsed time, requires longer time to connect and reconnect to a host processor and exchange control signals then the DASD uses to scan a gap between a control field and a data field on the disk surface. If the propagation time exceeds the gap scanning time, then an additional rotation of the DASD disk is required for reading the data field after scanning a control field. That is, in CKD architecture (count, key, data) the count and key field always precedes the data field for each record. Except in a FORMAT WRITE operation, the count field is in a read mode while the data field can be either in the read or write mode. Using the CKD
architecture, it is required to read the count field, scan a gap, and then read the data field. If the gap scanning time is less than the control signal propagation time, such synchronous operations are impossible. The above discussion does not describe all possibilities, the discussion is intended to explore a need for controlling and accessing DASD in other than a synchronous accessing mode.

With the advent of optical fiber channels having a data burst rate much greater than the data burst rate of the DASD, such as four times the burst rate. The data rate is combined with extra long cable length, such that a propagation delay is greater than the gap scanning time of the DASD, the rearrangement creates performance problems for a DASD peripheral subsystem. It is also desired to maximize utilization of the channel, i.e., maximize utilization of the optical fiber channel such that once a burst of data and its control signals are transferred over the channel, such transfer proceeds for as long as possible. Rate changing buffers can accommodate some of the burst rate differences;
however, more control is needed for efficiently using a DASD
with such a fiber optic channel that has long propagation delays. It is desired to operate the DASD and the channel in a non-sychronous mode such that operations with both the channel and the device can be optimized to a maximal extent for the data transfer being effected between the host processor.

Discussion of the Prior Art U.S. Patent 4,912,630 shows batch or burst data transfers between slow and high speed systems. This patént teaches that data or signal bursts are limited by a elapsed time, i.e., a number of processor cycles. It is desired to avoid such an elapsed time limitation on bursts of data transfers.

204670q U.S. Patent 4,583,166 shows a cylindrical roll mode of DASD
disk accessing and the use of a host channel type chain of commands within a peripheral subsystem. A so-called roll mode more efficiently uses a DASD in that data transfers can start at any rotational position of the disk. Such a roll mode is most effective for those data transfers involving one or more complete tracks of data to be transferred. The onset and termination of a data transfer beginning at any byte or record location on a track is called a break point.
Such a break point is used as one logical criterion for controlling a peripheral subsystem in accordance with the present invention.

U.S. Patent 4,214,742 shows an optical fiber serial channel to DASD connecting controller having a microprocessor.
Several data paths, serial or parallel, are controlled by the microprocessor to effect different data transfers. The present application provides different data paths for different functions under microprocessor control, such as shown in this reference. In particular, a control of a rate-changing buffer and a cache are used in combination for maximizing data transfers between a DASD and the high data burst rate of a serial channel having long propagation time delays.

The present invention is also useful with the known extended count key data tECKD) architecture used in International Business Machines Corporation data processing systems which are available from International Business Machines Corporation, Armonk, New York. Such ECKD architecture enables the transfer of a plurality of records within one read or write command. Count key data (CKD) format is still used on disks supplied by International Business Machines Corporation.

U.S. Patents 4,393,445; 4,428,064 and 4,571,674 are cited for purposes of general interest and background in which the present invention is practiced. It is also noted that DASD
can be either of the magnetic or optical type.

-204670~
Summary of the Invention It is an object of the invention to provide an enhanced method and apparatus for transferring data between a cached DASD or other data processing subsystem and one or more host processors; a high speed channel having a long propagation time.

According to the invention, a method of operating a cached peripheral controller which connects a high speed channel to a low speed device includes the steps of transferring data between a channel and the device via a controller, storing a copy of the data being transferred into a cache, monitoring the device operation for detecting that the data transfer has reached a predetermined status at the device; then terminating the data transfer from the channel, stopping the device activity as to the instant data transfer, and activating the cache and channel for transfers therebetween which do not involve the device. Such a decision is màde independent of whether or not the data transfer between the host processor and device has been completed.

Apparatus using the present invention includes a peripheral subsystem having a plurality of peripheral devices, data transfer circuits connected to each of peripheral devices, a cache and a rate-changing data buffer being connected to the data transfer circuits for exchanging data signals therebetween, host attachment circuits connected to the buffer and said cache for exchanging data signals therewith and control means connected to the attachment ci~cuits cache, buffer and data transfer circuits for controlling their respective operations including a GOCACHE flag which indicates that data transfers between one of the peripheral devices stops while data transfers between the caché and attachment means ensue. Control means monitor the opèration of the device for determining the time to switch data transfer mode between device with attachment circuit operation to cache and attachment circuit data transfer operations.

-204670q The foregoing and other objects, features and advantages of the invention will be apparent from the following more particular description of preferred embodiments of the invention as illustrated in the accompanying drawings.

Description of the Drawings Fig. 1 is a simplified block diagram of a data processing system employing the present invention.

Fig. 2 is a simplified diagrammatic showing of a record control field used in the Fig. 1 illustrated system.

Fig. 3 is a simplified system machine operation flow chart showing the operations used in illustrating the present invention for the Fig. 1 illustrated system.

Fig. 4 is a simplified machine operations chart for a read operation showing another application of the present invention.

Fig. 5 is a simplified machine operations chart showing the sequence of operations for a recording or a write operation.

Detailed Description an Illustrated Illustrative Embodiment Referring now more particularly to the appended drawing, like numerals indicate like parts and structural features in the various diagrams. Host processor 10 is connected to peripheral subsystem 19 by a channel connection 12 (Fig. 1).
Connection 12 between host processor 10 and the peripheral subsystem 19 is is a high speed optical fiber channel 12.
Optical fiber channel 12 can have a relatively long signal propagation time, i.e., host processor 10 is physically displaced from the illustrated subsystem by a significant distance, such as set forth in the Background of the Invention. A plurality of host processors 10 can be connected to a single subsystem 19 and correspondingly a plurality of subsystems 19 can be connected to one or more -204670~
host processors 10. Attachment circuits 11 contain the usual channel attachment circuits for a peripheral subsystem 19 for enabling communication between the host processor 10 and the peripheral subsystem 19. Included in a controller portion of the peripheral subsystem 19 is rate changing buffer 13 for accommodating differences in data burst rates of the optical fiber channel 12 and DASD s 20 a control and microprocessor 14 (hereafter microprocessor) and a cache 16, preferably having a capacity of 100 or more megabytes, which stores or caches data for a more rapid access by host processor 10, as is well known. Data transfer circuits 18 are those electronic circuits used to modulate the signals to be recorded on DASD 20, demodulate signals received from DASD 20, provide error detection and correction operations on such data, add and delete control characters and fields, as is known for such DASD operations. Operation of data transfer circuits 18 is synchronous with the rotation of a disk in DASD 20 which is currently being accessed. Each peripheral subsystem 19 generally will contain a plurality of DASD s 20 as indicated by ellipsis 21. Each of the data storage disks (not separately shown) have an index or reference circumferential position 20A.

Data bus 24 contains control and data lines for enabling attachment circuits 11 to communicate with rate changing buffer 13 and has an extension 25 to cache 16 such that signals from host processor 10 can be received both from data buffer 13 or cache 16. During a write or recording operation, the data signals can be supplied only to cache 16 or only to rate-changing buffer 13. The bus 22 connects rate-changing buffer 13 to data-transfer circuits 18 with a side bus-connection 23 to cache 16 such that signals from rate-changing buffer 13 can be recorded on DASD 20 and simultaneously copied to cache 16. Data read from DASD 20 is supplied to either or both the rate changing buffer 13 and cache 16. Control line 27 represents a plurality of electrical connectors extending between control and microprocessor 14, hereafter microprocessor, and other major elements 11, 13, 16 and 18 of the controller for subsystem 19 .

Microprocessor 14 includes a dispatcher or an executive which manages the operation of the microprocessor for controlling the peripheral data subsystem, as is known and practiced. Some of the microcode modules are used exclusively for providing specific functions involving the data transfers as will be described for an understanding the practice of the present invention. Microcode module DVE
PROC 30 shown logically, as being next to data transfer circuits 18, actually resides physically in the microprocessor 14, is at portion of the controller microprocessor 14 for managing the data transfer circuits 18 and for effecting the data transfer operations between DASD
20, rate changing buffer 13 and cache 16. These types of operations are well known and not further described for that reason. Similarly, CD PROC 31 is that microcode module of operating with microprocessor 14 for controlling the operation of attachment circuits 11 for transferring datà
signals between host processor 10 and rate changing buffer 13 for transfer to DASD 20. Under DVE PROC 30 control, in a "branching" write operation, a copy of the data in rate changing buffer 13 is supplied to DASD 20 is also supplied over bus extension 23 for storage in cache 16. Microcode module CC PROC 32 of microprocessor 14 controls data transfers between host processor 10 and cache 16 which do not involve rate changing buffer 13 nor DASD 20. Transfers of signals between host processor 10 and a cache 16 is well known and not detailed for this reason.

With each record 36 stored in rate changing buffer 13 is a record control field RCF 37. Referring to Fig. 2, RCF 37 is shown as having a CD PROC portion field 40 for use during writing operations which is controlled by CD PROC 31 and read by DVE PROC 30. RCF 37 is initialized by CD PROC 31 on a write operation and initialized by DVE PROC 30 on a read operation. Upon a read operation, flag bytes (not shown) are set by DVE PROC 30 to inform CD PROC 31 the requirements 204670q for the record being transferred and the number of records remaining in the track to be read. All of these other controls are of no interest in practicing the present invention. Setting GOCACHE during a DASD read operation can be for a host command read at either a breakpoint or track index or after a write domain has ended and a DASD 20 read mode is established. In some instances several writing operations may occur in one host processor 10 defined write domain. GOCACHE could be set at the end of a one of the several writing operations which is within the host processor 10 defined write domain. GOCACHE byte 42 is a flag set by DVE PROC 30 when a DASD 20 portion of a data processing operation is a DASD read operation and reaches a predetermined status such that operations with the DASD 20 are to be interrupted and ensuing operations are preferably conducted with cache 16. Such a direct connection between host 10 and cache 16 enables a maximum data transfer rate over the optical fiber channel 12 while the data transfers with DASD 20 may be more efficient from a control view but are slower, i.e., do not maximize the burst rate of optical fiber channel 12. In the operations conducted at the DASD
20 data transfer rate, and are interrupted or segmented using the GOCACHE flag, as will become apparent. Field 41 indicates the type of record contained in the record image within rate changing buffer 13. This is used during read operations for enabling CD PROC 31 to know what type of record is being transferred of the CKD format. Four types of records are used in a constructed embodiment of the present invention. A first is an index or end of track location, record zero, a home address record (the latter two are CKD control records) or a user record. Numeral 43 indicates that RCF 37 contains fields other than that shown in Fig. 2. The flow charts in Fig.'s 4 et seq a~e directed toward operation of the illustrated Fig. 1 cont~oller for a single device 20 which is currently transferring data with a host processor 10 via attachment circuits ll and channel 12.
It is to be understood that when the controller simultaneously handles more than one device operation at a . ".
204670q time, a plurality of simultaneous operations may occur, each relating to a different device 20.

Referring next to Fig. 3, an overall view of machine operations of the Fig. 1 illustrated data processing system is shown. Host processor 10 starts a data transfer operation with an address to one DASD 20 at machine step 50.
The data t~ansfer actually occurs between the host processor and the data processing subsystem at machine step 51. This step includes transferring data between the DASD 20, the host processor 10 and between the DASD 20 and cache 16 upon a read operation and between host processor 10 and cache 16 on a write operation. In machine step 52, DVE PROC 30 monitors the status of the data transfer operation with respect to DASD 20. The purpose of this monitoring is to determine a status in which the mode of operations that switch from device oriented operation to cache oriented operation for more effectively using the high speed channel 12. At machine step 53, DVE PROC 30 detects a predetermined end of DAsD operations and sets GOCAC~E flag 42 for indicating to the rest of the controller a host cache operation is to ensue. Machine step 54 represents that the cache-to-host mode is set which is indicated by the CD PROC
31, DVE PROC 30 being inactive, and CC PROC 32 being established for effecting the data transfers. Activating CC
PROC 32 before it is needed reduces channel response time between the controller and the host processor 10.

Fig. 4 shows a read operation which uses the present invention for controlling the data transfers. A read operation involves asynchronous operations controlled by CD
PROC 31 for transferring data from buffer 13 to host processor 10 and by DVE PROC 30 for transferring data from DASD 20 to buffer 13 and cache 16. The DVE PROC 30 operations are first described. A host command read operation is initiated by host processor 10 at machine step 60, i.e., the controller 19 may have received a read operation command and is starting DVE PROC 30 to requested data from DASD 20 to buffer 13 and cache 16. S~ch reading -is also initiated by controller 19 for desired records. The operation is described for a host requested read. This read operation can be for one or more records stored on DASD 20.
At each DVE PROC 30 controlled machine step 61 iteration, the controller 19 reads one of the host requested data records from a DASD 20 to buffer 13 and cache 16 for supplying same via buffer 13 as controlled by CD PROC 31 to the host processor 10. At the end of each record, DVE PROC
30 determines whether or not an index mark 20A on the track of Fig. 1 has been sensed. If an index mark 20A is sensed, then the scanning of the disk is at an end of a track being addressed, also called a current track. At machine step 63, DVE PROC 30 determines whether or not the next track is stored entirely in cache 16. Note that the next track accessed by host processor 10 can be the current track or another track. If yes, then at machine step 64 the GOCACHE
flag 42 is set to the active condition for signaling to CD
PROC 31 to send a channel command retry to host processor 10 and to transfer control 10 CC PROC 32. Operation of a channel co~mand retry (CCR) is well known and not further described for this reason. Following setting GOCACHE flag 42, DVE PROC 30 stops device operations as indicated at machine step 65 and waits for another device operation to begin. If the entire contents of the next track being read was not stored in cache 16 at machine step 63, then machine operations return to step 61. As described in the Background of the Invention, a break point can be the beginning and end of a roll mode track read operation for DASD 20 or the location of a first record of a split track stored in cache. If the break point has been read, then the contents of the current track being read is in cache and steps 64 and 65 are then performed. However, if no break point has been reached, then the read operation should continue by repeating steps 61, et seq. The operation of steps 64 and 65 stops the device operation based upon reaching an index mark and finding the contents of the current track and cache or reaching a break point during a read operation. If a next track is to be read and a copy of data stored in such next track is in cache 16, then the . 2046709 machine operations are then shifted from cache-to-host processor 10 operations for effecting higher data transfer rates enabled by the connection 12. It is to be understood that host processor 10 can terminate the Fig. 4 illustrated machine operations at any time, as is known.

The CD PROC 31 operations which occur asynchronously to the just-described DVE PROC 30 operations are next described.
CD PROC 31 determines when a host processor 10 read command has resulted in records stored in buffer 13 are to be transferred over channel 12 to the host processor. The GET
OP line 90 represents such determination. At machine step 91 a read operation of transferring data from buffer 13 to host processor 10. At machine step 92, CD PROC 31 checks the GOCACHE flag 42. If GOCACHE flag 42 is off, then data is to be transferred, i.e. such as one data record, from buffer 13 to host processor 13. This data transfer occurs at machine step 93. Following this data transfer, CD PROC
31 gets identification of the next operation to be performed, if the next operation is a host processor commanded read, then steps 91 et seq are repeated, otherwise operations beyond the scope of the present description are performed. If at step 91, the GOCACHE flag 42 is ON, then DVE PROC 30 has indicated that device operations should stop and cache operations should be initiated. At machine step 95, CD PROC 31 and DVE PROC 30 activities are stopped (note that reading of DASD 20 has already stopped and this action deactivates the DVE PROC module) and CC PROC 32 is activated for initiating cache 16 to host processor 10 data transfers.
CD PROC is exited at 96.

A write operation using the present invention is illustrated in Fig. 5. At machine step 70, host processor 10 issues a "LOCATE RECORD" command. This command is a known command which sets an address space or write domain of DASD 20 address space for limiting the write operation. A write command follows the LOCATE RECORD command at machine step 71. The data transfers indicated by the write command 71, which can be for more than one CKD record, is effected at machine step 72. At machine step 73, whether or not the end of the write domain has been reached is checked. If not, an additional write command can be received at step 71. This description assumes that the issued write commands are such that there is no overrun in rate changing buffer 13 and that cache 16 has sufficient data storage space for all of the data to be written to DASD 20. In the event of a possible overrun, a control mechanism beyond the description of the present invention can issue a channel command retry (CCR) which interrupts the transfer of data signals from host processor 10 to the illustrated data processing subsystem to prevent overrun or to recover from an overrun error. Such overrun prevention and recovery is not pertinent to an understanding of the present invention. If the end of the write domain has been reached, i.e., writing is completed, then at machine step 74 a check is made whether or not a cache hit was made, i.e., was there data in the cache relating to the write command, if not, device read mode operations are entered at step 75. If a cache hit has occurred, i.e., data was in the cache 16 that was overwritten by the write command, at machine step 72, then at machine step 76 whether or not a copy of the entire track is in cache 16 is checked. If yes, if an entire track has been written and it is in cache, then the GOCACHE flag is set at step 77. On the other hand, if the entire track is not in cache, then at machine step 78, whether or not the HA
record is valid is checked, i.e., was index passed, and the home address record has been stored in cache 16. If yes then at machine step 78 device read mode operations of step 75 are entered.

While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be màde therein without departing from the spirit and scope of the invention.

Claims (13)

1. In a machine-effected method of operating a peripheral cached data storage subsystem, including the machine-executed steps of:
in a data signal transfer, transferring data signals between a connected host processor, and a cache and a device in the peripheral cached data storage subsystem;
establishing a predetermined reference state of device operation that represents either scanning an index or a brake point of a current track being scanned;
monitoring the data signal transfer including monitoring operation of the device and the cache for indicating when the operation of the device has reached predetermined reference state and the cache is storing a complete copy of a copy of a track of data signals that is being transferred in said data signal transfer, whether or not said data signal transfer has been completed;
detecting and indicating that the operation of the device has reached said predetermined reference state and that the cache is storing said complete copy of said data signals read from said current track being scanned; and in response to said indicating, stopping further operations of the device irrespective of whether or not the data signal transfer has completed and actuating the peripheral cached data storage subsystem for initiating said transfer of data signals between the cache and the host processor without accessing the device during said initiated transfer of data signals between the cache and host processor.
2. In the machine-effected method set forth in claim 1 further including the machine-executed steps of:
establishing a write domain of data storage addresses in the device;
in said peripheral cached data storage subsystem, initiating a write operation wherein write data signals are transferred from the host processor to the established write domain in the device for recording and to the cache for storage;
detecting that the data storage address in the write domain for the write data signals has reached an extremity of the write domain, then examining the write data signals stored in the cache, if said examination of the write data signals stored in the cache including predetermined data signals, then performing the step of initiating said data signal transfer between the cache and host processor without accessing the device.
3. In the machine-effected method set forth in claim 2 wherein each said track of data signals includes a home address, further including the machine-executed steps of:
in said write operation, detecting if the home address of the current track is stored in the cache, if said home address is stored in the cache, establishing a read mode of operation in the subsystem, otherwise performing the step of initiating said data signal transfer between the cache and host processor without accessing the device.
4. In the machine-effected method set forth in claim 2 wherein each track of the device has said index for indicating an end of the track, said cache storing a break point indicating for each track of data signals stored in the cache an end of the stored track of data signals that does not correspond to data signals recorded in the device next to said index indicating end of a track, further including the machine-executed steps of:
establishing a read operation in the subsystem wherein the data signals are transferred from the device to the host processor;
in said monitoring step, monitoring for either said index or said break point; and during said monitoring, upon detecting either said index mark or said break point performing the initiating said data signal transfer between the cache and host processing without accessing the device.
5. In the machine-effected method set forth in claim 4 further including the machine-executed steps of:
reading data signals from the device in units of tracks of said data signals; and after detecting said index, detecting whether or not a next track of data signals that is to be read is currently stored in the cache; if such a track of data is stored in cache then performing the step of initiating said data signal transfer between the cache and host processor without accessing the device, otherwise continuing reading data signals from the device to the host processor.
6. In the machine-effected method set forth in claim 5 further including the machine-executed steps of:
while reading data signals from the device to the host processor, storing a copy of the data signals in the cache.
7. In apparatus for a peripheral data processing system, including, in combination:
a peripheral data processing device; having a plurality of addressable data storage areas, each of said addressable data storage areas for storing one or more data records;
a cache connected to the peripheral data processing device;
a data buffer connected to the cache and to the peripheral data processing device;
attachment means connected to the cache and to the data buffer;
control means connected to the cache, data buffer, attachment means and to the peripheral data processing device;
data transfer means for transferring data records between the attachment means, the cache and the peripheral data processing device, including accessing a predetermined one of said addressable data storage areas as a current track being scanned, an index or a break point in said current track being scanned;
first means in the control means for monitoring the data record transfer and the operation of the device for detecting either said index or break point of said current track being scanned for indicating when the operation of the device has reached said predetermined reference state;
second means for monitoring the cache and the peripheral data processing device for detecting that a complete copy of data stored in the current area of the device is stored in the cache; and said first means having third means responsive to said first means detecting that the operation of the peripheral data processing device has reached said predetermined reference state and to said second means detecting that a complete copy of data records stored in the current area is stored in the cache to indicate a GOCACHE condition, fourth means connected to the third means for responding to the GOCACHE indicating condition to stop further operations of the device irrespective of whether or not the data record transfer has been completed; said fourth means further responding to said GOCACHE indicated condition for initiating operation of the cache with the host processor for transferring said data records between the cache and the host processor.
8. In the apparatus set forth in claim 7 further including, in combination:
register means for storing control flags including a GOCACHE flag and being connected to said third means and said control means, said third means setting said GOCACHE
flag to the active condition for storing said GOCACHE
indicated condition; and flag means in the control means for actuating the data transfer means for transferring data records between the cache and the attachment means and being connected to the register means for sensing the GOCACHE flag, said flag means being responsive to the GOCACHE flag being set to the active condition for actuating the data transfer means to transfer data records between the cache and the attachment means without accessing either said peripheral data processing device nor said data buffer.
9. In the apparatus set forth in claim 8 further including, in combination:
the device having data storing addresses for accessing said addressable data storing areas;
write means in the control means for establishing a write domain having a set of said data storing addresses of said device identifying a set of said data storing areas that are to receive and record write ones of the data records and for initiating a write operation wherein data records are transferred from the attachment means to the peripheral data processing device for recording in said set of data storing areas and to the cache for storage;
mode means in the write means for detecting that the address of data records to be recorded in said set of data storing areas has reached an extremity of the write domain set of data storing address, said mode means examining the write ones of the data records stored in the cache for identifying predetermined ones of the write ones of the data records, said mode means responding to said identifying the predetermined ones of the write ones of the data records to set the GOCACHE flag to an active condition.
10. In the apparatus set forth in claim 9 further including, in combination:
said peripheral data processing device being a DASD
having a multiplicity of addressable data storage tracks, each track having a home address and an index at each beginning of a track on the DASD;
change means in the control means and connected to the write means and to the data buffer for sensing during the write operation of the write means if the home address of a track of data records having a data storage addresses in said write domain is stored in the cache, said change means responding to sensing that said home address is stored in the cache for changing operation of the subsystem from write to read.
11. In the apparatus set forth in claim 8 further including, in combination:
said peripheral data processing device being a DASD
having a multiplicity of addressable data storage tracks that are said addressable data storage areas, each said addressable data storage track having a home address and said index signifying a beginning of each of the respective tracks;
roll mode means in said control means for indicating a break point at which reading of data records from any one of the addressable data storage tracks begins whether or not the reading began at the beginning of the any one of the addressable data storage tracks;
read means in the control means for establishing a read mode in the subsystem wherein the data records are transferred from the peripheral data processing device to the attachment means;
EOT means in the second means for detecting said index or said break point; and said EOT means being responsive to detecting either said index or said break point to set said GOCACHE flag in the register means to an active condition.
12. In the apparatus set forth in claim 11 further including, in combination:
said EOT means being further operative upon detecting said index to detect whether or not all data records recorded in a next to be accessed one of said addressable data storing tracks are stored in the cache, said EOT means responding to detecting that all of said data records of the next addressable data storing tracks are stored in the cache to set said GOCACHE flag to an active condition, otherwise continuing reading data records from said next to be accessed one of said addressable data storing tracks.
13. In apparatus for being connected to a host processor, including, in combination:
a cache and a rate-changing buffer;
a plurality of peripheral data storage devices, each of said device having a plurality of addressable data-storing portions, each of said addressable data-storage portions having a first type of record that indicates onset of a current data transfer between said cache and the respective device;
data transfer circuits connected to each of the peripheral devices;
said cache and said rate-changing data buffer being connected to the data transfer circuits for exchanging data signals therebetween;
host attachment circuits connected to said buffer and said cache for exchanging data signals therebetween;
control means connected to the attachment circuits, cache, buffer and data transfer circuit for controlling their respective operations and including a GOCACHE flag which indicates that data transfers between a one of the peripheral devices is to cease and data transfers between the cache and the attachment means may ensue; and CC processor means in the control means for effecting data transfers between the cache and the attachment means, DVE processor means in the control means for effecting data transfers between any one of the peripheral devices with said buffer, said DVE processor means having means for setting said GOCACHE flag for indicating a predetermined state of operation of the peripheral device that indicates accessing a predetermined access point of an addressable portion of the device that is being currently accessed for transferring data signals to said buffer and means for sensing the GOCACHE flag for activating the CC processor means to establish a data transfer mode between the cache and the attachment circuits.
CA002046709A 1990-08-31 1991-07-10 Managing high speed slow access channel to slow speed cyclic system data transfers Expired - Fee Related CA2046709C (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
US575,748 1990-08-31
US07/575,748 US5146576A (en) 1990-08-31 1990-08-31 Managing high speed slow access channel to slow speed cyclic system data transfer

Publications (2)

Publication Number Publication Date
CA2046709A1 CA2046709A1 (en) 1992-03-01
CA2046709C true CA2046709C (en) 1996-03-05

Family

ID=24301544

Family Applications (1)

Application Number Title Priority Date Filing Date
CA002046709A Expired - Fee Related CA2046709C (en) 1990-08-31 1991-07-10 Managing high speed slow access channel to slow speed cyclic system data transfers

Country Status (5)

Country Link
US (1) US5146576A (en)
EP (1) EP0473376A3 (en)
JP (1) JPH0738174B2 (en)
KR (1) KR950002711B1 (en)
CA (1) CA2046709C (en)

Families Citing this family (24)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
US5544347A (en) 1990-09-24 1996-08-06 Emc Corporation Data storage system controlled remote data mirroring with respectively maintained data indices
US5636358A (en) * 1991-09-27 1997-06-03 Emc Corporation Method and apparatus for transferring data in a storage device including a dual-port buffer
US5261072A (en) * 1991-10-31 1993-11-09 Tandy Corporation Compact disk data transfer system using cache memory
US5893918A (en) * 1992-05-18 1999-04-13 International Business Machines Corporation System and method for rotational position sensing miss avoidance in direct access storage devices
US5721898A (en) * 1992-09-02 1998-02-24 International Business Machines Corporation Method and system for data search in a data processing system
US5539915A (en) * 1992-09-17 1996-07-23 International Business Machines Corporation System for completely transferring data from disk having low rate to buffer and transferring data from buffer to computer through channel having higher rate concurrently
US5555390A (en) * 1992-10-19 1996-09-10 International Business Machines Corporation Data storage method and subsystem including a device controller for respecifying an amended start address
JP3422370B2 (en) * 1992-12-14 2003-06-30 株式会社日立製作所 Disk cache controller
JP2784440B2 (en) * 1993-04-14 1998-08-06 インターナショナル・ビジネス・マシーンズ・コーポレイション Data page transfer control method
US5584007A (en) * 1994-02-09 1996-12-10 Ballard Synergy Corporation Apparatus and method for discriminating among data to be stored in cache
US5535372A (en) * 1994-07-06 1996-07-09 International Business Machines Corporation Method and apparatus for efficient updating of CKD data stored on fixed block architecture devices
US5659799A (en) * 1995-10-11 1997-08-19 Creative Technology, Ltd. System for controlling disk drive by varying disk rotation speed when buffered data is above high or below low threshold for predetermined damping period
US5889935A (en) * 1996-05-28 1999-03-30 Emc Corporation Disaster control features for remote data mirroring
US6052797A (en) * 1996-05-28 2000-04-18 Emc Corporation Remotely mirrored data storage system with a count indicative of data consistency
US5918241A (en) * 1997-02-21 1999-06-29 Lsi Logic Corporation Method and apparatus for setting a plurality of addresses
US5944802A (en) * 1997-08-28 1999-08-31 International Business Machines Corporation Dynamic speed matching of host channel and device data transfers
US6449668B1 (en) * 1998-01-16 2002-09-10 Matsushita Electric Industrial Co., Ltd. AV data input/output device
JPH11312143A (en) * 1998-04-28 1999-11-09 Clarion Co Ltd Information processor, its method, car audio system, its control method, and recording medium with information processing program recorded therein
US6370614B1 (en) 1999-01-26 2002-04-09 Motive Power, Inc. I/O cache with user configurable preload
US6463509B1 (en) 1999-01-26 2002-10-08 Motive Power, Inc. Preloading data in a cache memory according to user-specified preload criteria
US6748486B2 (en) 2001-01-04 2004-06-08 International Business Machines Corporation Method, system, and data structures for superimposing data records in a first data format to memory in a second data format
US7421459B2 (en) * 2002-03-06 2008-09-02 Hewlett-Packard Development Company, L.P. Buffer management for data transfers between a host device and a storage medium
US7580465B2 (en) * 2005-06-30 2009-08-25 Intel Corporation Low speed access to DRAM
US9229829B2 (en) * 2012-07-25 2016-01-05 GlobalFoundries, Inc. Synchronous mode replication to multiple clusters

Family Cites Families (20)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS5654535A (en) * 1979-10-08 1981-05-14 Hitachi Ltd Bus control system
US4393445A (en) * 1981-03-06 1983-07-12 International Business Machines Corporation Information-signal recording apparatus employing record volume oriented identification signals
JPS57168360A (en) * 1981-03-31 1982-10-16 Fujitsu Ltd Magnetic recording controlling system
JPS5837888A (en) * 1981-08-28 1983-03-05 Toshiba Corp Cache device
US4429363A (en) * 1981-10-15 1984-01-31 International Business Machines Corporation Method and apparatus for managing data movements from a backing store to a caching buffer store
US4571674A (en) * 1982-09-27 1986-02-18 International Business Machines Corporation Peripheral storage system having multiple data transfer rates
US4583166A (en) * 1982-10-08 1986-04-15 International Business Machines Corporation Roll mode for cached data storage
JPS59173867A (en) * 1983-03-22 1984-10-02 Fujitsu Ltd Control system for transfer of disk cache data
JPS59202555A (en) * 1983-05-02 1984-11-16 Hitachi Ltd Disc cache control system
US4603380A (en) * 1983-07-01 1986-07-29 International Business Machines Corporation DASD cache block staging
JPS60222943A (en) * 1984-04-20 1985-11-07 Fujitsu Ltd Disk cache control system
US4875155A (en) * 1985-06-28 1989-10-17 International Business Machines Corporation Peripheral subsystem having read/write cache with record access
JPS62210555A (en) * 1986-03-12 1987-09-16 Hitachi Ltd Disk cache control system
JPS6385845A (en) * 1986-09-29 1988-04-16 Mitsubishi Electric Corp Cache device
US4882642A (en) * 1987-07-02 1989-11-21 International Business Machines Corporation Sequentially processing data in a cached data storage system
US4956803A (en) * 1987-07-02 1990-09-11 International Business Machines Corporation Sequentially processing data in a cached data storage system
JP2634867B2 (en) * 1988-07-26 1997-07-30 株式会社日立製作所 Disk cache data transfer control method
US4912630A (en) * 1988-07-29 1990-03-27 Ncr Corporation Cache address comparator with sram having burst addressing control
US4947319A (en) * 1988-09-15 1990-08-07 International Business Machines Corporation Arbitral dynamic cache using processor storage
JPH0322156A (en) * 1989-06-20 1991-01-30 Tokico Ltd Magnetic disk device

Also Published As

Publication number Publication date
JPH0738174B2 (en) 1995-04-26
US5146576A (en) 1992-09-08
CA2046709A1 (en) 1992-03-01
KR950002711B1 (en) 1995-03-24
KR920004990A (en) 1992-03-28
JPH04256143A (en) 1992-09-10
EP0473376A3 (en) 1992-12-16
EP0473376A2 (en) 1992-03-04

Similar Documents

Publication Publication Date Title
CA2046709C (en) Managing high speed slow access channel to slow speed cyclic system data transfers
CA1197021A (en) Roll mode for cached data storage
CA1168372A (en) Synchronizing buffered peripheral subsystems to host operations
US4435762A (en) Buffered peripheral subsystems
CA1172379A (en) Peripheral system having a data buffer for a plurality of peripheral devices, plural connections to each device and a priority of operations
EP0080876B1 (en) Cache control method and apparatus
EP0062175B1 (en) Data processing apparatus with early cache discard
CA1215180A (en) Dynamic buffer reallocation
KR100293136B1 (en) Method of shared intervention for cache lines in the recently read state for smp bus
US6272571B1 (en) System for improving the performance of a disk storage device by reconfiguring a logical volume of data in response to the type of operations being performed
US5694581A (en) Concurrent disk array management system implemented with CPU executable extension
US5235692A (en) Disk rotational position controls for channel operations in a cached peripheral subsystem
EP0205965A2 (en) Peripheral subsystem having read/write cache with record access
US20020124138A1 (en) Internal copy for a storage controller
EP0071782B1 (en) Multi subchannel adapter with a single status/address register
US5694570A (en) Method and system of buffering data written to direct access storage devices in data processing systems
US5463752A (en) Method and system for enhancing the efficiency of communication between multiple direct access storage devices and a storage system controller
US3911400A (en) Drive condition detecting circuit for secondary storage facilities in data processing systems
US5893918A (en) System and method for rotational position sensing miss avoidance in direct access storage devices
JPH0566896A (en) Transfering system of alternation information
JP4892275B2 (en) Storage system and configuration change method thereof
JPH05257810A (en) Information recording and reproducing device and information recording method
WO1994019743A1 (en) Intermediate processor disposed between a host processor channel and a storage director with error management
JP3364751B2 (en) Data transfer system
JP2569773B2 (en) Storage subsystem

Legal Events

Date Code Title Description
EEER Examination request
MKLA Lapsed