CA1171910A - Superregenerative receiver - Google Patents

Superregenerative receiver

Info

Publication number
CA1171910A
CA1171910A CA000366202A CA366202A CA1171910A CA 1171910 A CA1171910 A CA 1171910A CA 000366202 A CA000366202 A CA 000366202A CA 366202 A CA366202 A CA 366202A CA 1171910 A CA1171910 A CA 1171910A
Authority
CA
Canada
Prior art keywords
oscillation
quenching
quenching oscillator
oscillation condition
operating voltage
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired
Application number
CA000366202A
Other languages
French (fr)
Inventor
Toshio Abiko
Hiromitsu Inoue
Yoshikazu Minakuchi
Hitoshi Ikeda
Hiroshi Umeyama
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Panasonic Holdings Corp
Original Assignee
Matsushita Electric Works Ltd
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Matsushita Electric Works Ltd filed Critical Matsushita Electric Works Ltd
Application granted granted Critical
Publication of CA1171910A publication Critical patent/CA1171910A/en
Expired legal-status Critical Current

Links

Classifications

    • HELECTRICITY
    • H03ELECTRONIC CIRCUITRY
    • H03DDEMODULATION OR TRANSFERENCE OF MODULATION FROM ONE CARRIER TO ANOTHER
    • H03D11/00Super-regenerative demodulator circuits

Abstract

ABSTRACT OF THE DISCLOSURE

A superregenerative receiver includes a quenching oscillator for converting a received signal into a low frequency signal. The quenching oscillator comprises a transistor, a positive feedback circuit and an RC time constant circuit. A circuit is provided for modifying oscillation conditions including the base voltage of the transistor, a power supply voltage and the RC time constant of the RC circuit. In response to the output of the quenching oscillator whose oscillation condition or conditions have been modified, the quenching oscillator is placed into its optimum operating state in order that the receiver assumes substan-tially the maximum sensitivity.

Description

The present invention relates to a superregenera-tive receiver. More specifically, the present invention relates to an improved superregenerative receiver for use in radio receivers of a remote control system, citizen band receivers and t:he like.
It is an object of the present invention to provide an improvement in a superregenerative receiver which ensures stable performance with improved sensitivity in spite of fluctuations in power supply voltages and ambient temperature.
According to the present invention, there is pro- -vided a superregenerative receiver which comprises quenching oscillator means :or converting a received signal into a low frequency signal, oscillation con-dition modification means coupled to the quenching oscillator means for modifyLng an oscillation condition of the quenching oscillator means, oscillation stop de-tector means responsive to the output of the quenching oscillator means whose oscillation condition is modified by the oscillation condition modification means for determining if the quenching oscillator means discontinue oscillation, and control means responsive to the output of the oscillation stop detector means for controlling the oscillation condition modification means for establishing an optimum oscillation condition of the :L171 910 quenching oscillator means, the oscillation condition modification means being responsive to the control means to digitally vary the oscil]ation condition in a first direction until the oscillat:ion of the quenching oscillator means ceases, the oscillation condition modification means varying ~:he oscillation condition in a direction opposite to the first direction by a predetermined amount to establish the optimum oscil-lation condition.
The optimum oscillation condition may be easily esta-blished depending upon the peculiar property of the quench-ing oscillator that the optimum oscillation condition at which the maximum sensitlvity is ensured is located very close to the condition where it discontinues oscil-lation.
A specific example of the oscillation condition in the present invention may be an operating voltage (for example, a power supply voltage or the like) for the quenching oscillator. Another example of the oscillation condition usefu:L for the purpose of the present invention may inclucle at least either an operating voltage or an operating current for a gain element included in the quenching oscillator. The quenching oscillator may further include a circuit component for determining it:s oscillation frequency.
Still another example of the quenching oscillator may lit71.910 include a specific value in such a circuit component.
The present invention will become more apparent from the following detailed description of embodiments of the present invention given by~way of example with reference to the accompanying drawings, in which:
Fig. l is a schematic block diagram of a prior art superregenerative receiver;
Fig. 2 is a circuit diagram of a specific example of a front end;
Figs. 3 and 4 are voltage waveform diagrams for explanation of operation of the circuit of Fig. 2;
Fig. 5 is a schematic block diagram showing an embodiment of the present invention;
Fig. 6 is a circuit diagram of a major portion of a preferred embodiment of the present invention pursuant to the scheme of Fig. 5;
Fig. 7 is a waveform d:Lagram for explanation of operation of the embodiment shown in Fig. 6;
Fig. 8 is a graph for explanation of operation of the embodiment of Fig. 6 with abscissa indicating base voltage and ordinate indica1ing sensitivity;
Fig. 9 is a circuit di'~gram of a major portion of another preferred embodimen~ of the present invention;
Fig. 10, which appears on the same sheet as Figs. 12 and 14, is a graph for explanation of operation of the em-bodiment of Fig. 9 with the abscissa indicating emitter 11'7'~

capacitance and the ordinate indicating sensitivity;
Fig. 11 is a circuit diagram of a major portion of still another preferred embodiment of the present invention;
Fig. 12 is a graph for explanation of operation of the 5 embodiment of Fig. ll with the abscissa indicating collector capacitance and the ordinate indicating sensitivity;
Fig. 13 is a circuit diagram of a major portion of ~ another preferred embodiment of the present invention; and I Fig. 14 is a graph showing operation of the circuit lO shown in Fig. 13, wherein sensitivity is plotted against power supply voltage.
A prior art superregenerative receiver 1 is illus-trated in a block diagram of Fig. 1. The superregenerative receiver 1 includes an antenna 2 and a front end 3 having 15 a superregenerative detector responsive to an incoming signal received at the antenna 2. The front end 3 com-prises a buffer amplifier 31 for amplifying the received signal, a quenching oscillator 32 and a low-pass filter 33.
¦ As is well-known in the art, the quenching oscill,ator 32 also serves as a detector and the output ~f the quenching oscillator 32 is derived as a low frequency signal through ~I the low-pass filter 33. The low frequency signal from the low-pass filter 33 is then fed to a signal level detector 6 through a low frequency amplifier 4 and a bandpass filter 5. When the resultant low frequency signal is above a given i ~`' level, the signal level detector 6 energizes a buzzer 7.
The buzzer 7 thus provides an audible indication -that the signal has been introduced into the receiver 1.
The prior art front end 3 will now ba described in more detail by reference to ~igs. 2 to 4. The reference numerals 31, 32 and 33 in Fig. 2 represent the buffer amplifier, the quenching oscillator and the low-pass filter, respectively, in the same manner as in Fig. 1. The buffer amplifier 31 includes a transistor Tl which builds up a tuned a~plifier of a base-grounded type. The transistor Tl is connected to a power line 30 leading to a power supply ~V through a tuning circuit 311 and a resistor. The tuning circuit 311 includes a parallel circuit of an inductor Ll and a capacitor Cl with its tuning frequency in agreement with the carrier frequency of the incoming signal~ The incoming signal is received by the antenna 2 IFig. 1) and fed to the ampl1fier or the transistor Tl via a terminal A and a coupling capacitor C2. The output of the tuning circuit or a resonance circuit 311 is coupled via the coupling capacitor C3 with the col-lector of a transistor T2 which constitutes the quenchingoscillator 32. The collector of the transistor T2 is con-nected to the power line 30 via a tuning circuit 321 and an integration circuit 322. The tuning circuit 321 comprises a parallel combination of an inductor L2, a capacitor C4 and a trimmer capacitor C5, while the integration circuit -,5 -~ ,, ;

~1'7~91~) 322 comprises a resistor Rl and a capacitor C6. Connected between the collector and emitter of a transistox T2 is a capacitor C7 which establishes a positive feedback loop therebetween. The base of the transistor T2 is supplied with a base bias voltage which is derived by dividing the power supply voltage ~V with a pair of resistors R2 and R3.
An oscillating inductor L3 and a parallel circuit of a resistor R4 and a capacitor C8 are connected in series be-tween the emitter of the transistor T2 and the ground. The output of the quenching oscillator 32 is derived from the series junction B of the tuning circuit 321 with the inte-gration circuit 322 to an output terminal C through the low-pass filter 33. The operating principle of the quenching oscillator 32 will be discussed below.
In other words, the quenching oscillator 32 operates in the following manner. ~ssume now that the transistor T2 is in transition from its conductive state to its non-conductive state. In this circumstance the collector volt-age of the transistor T2 increases gradually according to the charging time constant of the integration circuit 322 as determined by the capacitor C6 and the resistor Rl. The varying collector voltage of the transistor T2 is fed to its emitter via the capacitor C7. If the collector voltage reaches its maximum i.e. if current flowing through the oscillating inductor L3 is reduced to a minimum, then the .

base of the transistor T2 is supplied with the bias voltage in a sense to turn that transistor T2 conductive by virtue of counterelectromotive force developed by the oscillating inductor L3. The transistor T2 therefore becomes conductive abruptly. Once the transistor T2 has become conductive, the oscillating inductor L3 causes counterelectromotive force to render the transistor T2 non-conductive. For this reason the transistor T2 becomes non-conductive and the collector voltage of the transistor T2 rises gradually by the action of the integration circuit 322. In this manner, the tran-sistor T2 is repeatedly switched between the conductive and non-conductive states so as to initiate oscillation. In response to the switching of the transistor T2 between the ! conductive and non-conductive states, the tuning circuit 321 produces a transient variation in voltage and current.
Under these circumstances, the output of the buffer ampli-fier 31 is applied to the tuning circuit 321 to perform a sort of mixing operation. A modulated signal originating from this mixing operation is supplied via the junction B
to the low-pass filter 33.
Fig. 3 shows the waveforms of voltages appearing at the respective nodes A, B and C in Fig. 2 in the absence of the incoming signal and Fig. 4 shows the same in the presence of the incoming signal. It is clear from Fig. 3 that, when no incoming signal is received, only a noise ~`~

117~91~

component appears at the output terminal C of the low-pass filter 33 and the bandpass filter 5 (Fig. 1) removes such noise component. At thls moment, the buzzer 7 is never en-abled with the signal level detector 6.
If an incoming signal is received by the antenna 2, then the incoming signal is admitted to the buffer ampli-fier 31 in the form of a waveform of Fig. 4A. The voltage ; level of the received signal is amplified by the buffer amplifier 31 and supplied to the quenching oscillator 32.
The quenching oscillator 32 develops its oscillation output voltage as indicated in Fig. 4B. Within the quenching I oscillator 32 the received signal is mixed into the resultant oscillation slgnal and the low frequency signal of Fig. 4C
is delivered through the output terminal C of the low-pass filter 33. The low frequency signal is then fed to the signal level detector 6 through the amplifier 4 and the bandpass filter 5 (Fig. 1).
It is generally known in the above described type of superregenerative receiver that sensitivity is under the influence of the oscillation output voltage and the oscil-lation frequency of the quenching oscillator. With the maximum of the output voltage of the quenching osclllator Il and the minimum of the frequency of the output thereof, the ¦ sensitivity of the receiver is also the maximum. Attention should be paid in this respect at the stage of design of 1 1'7~

the receiver and the base voltage of the transistor or other factors are selected such that the quenching oscil-lator provides its maximum output voltage and its minimum frequency. For example, while considering the base volt-age of the transistor, there is a very small differencebetween the maximum voltage (e.g., VBl) at which the maxi-mum output voltage of the oscillator is available and the minimum base voltage (e.g., VB0) at which the oscillator fails to operate. Thus, in the event that the base voltage is selected to be VBl at the stage of design, there is a possibili~y that the base voltage will decrease below VB0 due to variations in an ambient temperature, circuit com-ponents or power supply voltages. As a matter of fact, this prior art superregenerative receiver is designed with a ¦ 15 decrease in sensitivity to the extent that it can provide a stable output despite fluctuations in the abovementioned factors. The prior art superregenerative receiver is there-fore unable to make the best of the fact that it essentially I exhibits a high sensitivity.

_ g _ ~1~7~.~10 In Fig. 5, similar components are designated by the same reference numerals as in Fig. 1. In the embodiment of Fig. 5, the quenching oscillator 32 included in the front end 3 is connected to a control circuit 8. The control circuit 8 operates to modify or alter at least one oscil-lation condition of the quenching oscillator 32 lfor example, a power supply voltage, other operating voltages or a circuit constant) pursuant to a command, for example, a power supply voltage, applied thereto. The quenching oscillator 32 is further connected to an oscillation stop detector 9 which determines if the quenching oscillator 32 ceases oscillating when the control circuit 8 is in the course of varying the oscillation condition of the quench-ing oscillator 32 in issue. The oscillation stop detector 9 provides its output to the control circuit 8. The control circuit 8, therefore, establishes the optimum oscillation condition which permits stable and maximum sensitivity performance of the quenching oscillator 32.
In this embodiment, upon application of the command to , 20 the control circuit 8 the quenching oscillator 32 is placed into its optimum oscillation state.
It is noted that the embodiment of Fig. 5 is adapted ~1 ' such that the control circuit 8 places the quenching oscilla-tor 8 into its optimum oscillation condition in response to the ~¦ 25 output of the oscillation stop detector 9. It is understood li7~ ~10 that the oscillation stop detector 9 is onl~ a specific measure of detecting the output of the quenching oscillator.
This circuit 9 may be replaced with a circuit which senses if the quenching oscillator 32 starts oscillating, a circuit which monitors the osGillation frequency of the quenching oscillator or the like. It is obvious to those skilled in the art that such modifications and changes may be readily made from a consideration of embodiments fully d~scussed in the following description.

Fig. 6 is a circuit diagram of a major portion of a preferred embodiment of the present invention wherein similar components are designated by the same reference numerals as in Fig. 5. In the embodiment of Fig. 6, the control circuit 8 is connected to the base of the transistor T2 which forms the quenching oscillator 32. The oscillation stop detector 9 is connected to an end D of the inductor L3. The oscillation stop detector 9 includes a transistor T3 which is connected to the power line 30 through a resistor R5 and grounded through a capacitor C9. Developed at the collector of the transistor T3 is a signal whose level varies depending upon whether the quenching oscillator 32 is oscillating. More specifically, the transistor T3 is non-conductive when the quenching oscillator 32 provides no output. For this reason the capacitor C9 keeps being charged from the power line 30 via the resistor R5. The voltage across the capacitor C9 or the collector level of the transistor T3 is at a high level.
~n the other hand,lwhen the quenching oscillator 32 produces its output, then the transistor T3 becomes conductlve in response to the oscillator output. Once the transistor T3 has become conductive, the capacitor C9 is no longer supplied with charging current and begins discharging the charge accumulated thereon through the transistor T3. Accordingly, while the quenching oscillator 32 is oscillating, the collector of the transistor T3 or the output of the oscillation stop detector 9 is held at a low level The control circuit 8 generally includes a resistor network 81, a first control circuit 82, a second control circuit 83, a logic OR gate 84 and a clock generator 85. It is understood that the respective circuits 82, 83, 84 and 85 are also of use in the following embodiments. By way of example, the resistor network 81 comprises four resistors Rl, R2, R3 and R4 each of which has one terminal commonly connected to the base of the transistor T2 in the quenching ` oscillator 32. The opposite terminals of these resistors Rll to R14 are individually connected to respective ones of outputs of a counter 813 in the first control circuit 82.
An example of the command means may be a switch 10 which has one terminal connected to the power supply +V and the opposite terminal connected to an integration circuit 811 in the first control circuit 82. The integration circuit 811 --~.~71~10 includes a combination of a resistor R0 and a capacitor C0.
The output of the integration circuit 811 is fed as a preset enable signal PE to the counter 813 through an inverter 812 and to an input to the two-input OR gate 84. The counter 813 may be implemented with a presettable up/down counter whose inputs Pl, P2, P3 and P4 accept a preset value. The output of the above described oscillation stop detector 9 is supplied to a terminal U/D of the up/down counter 813 through a latch circuit 11 for selection of its increment mode or decrement mode. A count input CT of the counter 813 is supplied with clock pulses CL from the clock generator 85 The second control circuit 83 includes a counter 831 which may be implemented with a presettable down counter. It is noted that these counters 813 and 831 may be of any well-known component type for example, an integrated cir-cuit MC 14516 B manufactured by Motorola Inc. In Fig. 6, the remaining terminals of the counters 813 and 831 such as a carry signal input terminal and a reset terminal are omitted for the sake of simplicity only. As discussed previously, the output of the oscillation stop detector 9 is supplied as a preset enable signal PE to the counter 831 via an inverter 832. It is noted that both the counters 831 and 813 are loaded with the preset values Pl to P4 in synchronization with the application of the high level signal PE. The preset value is fed in parallel fashion via the input ~ ?

11';'~.~1~

terminals Pl, P2, P3 and P4 to the counter 831. A count input CT of the counter 831 is also supplied with the clock pulses CL from the clock generator 85. A carry-out signal CO from the counter 831 is applied to the other input of the S two-input OR gate 84 through an inverter 833. The output of the OR gate 84 is provided as an enabling signal for the clock generator 85. In other words, the clock generator 85 is disabled and enabled when the output of the OR gate 84 is at a high level and at a low level, respectively.
In summary, when the switch 10 is turned on in the embodiment of Fig. 6, the resistors Rll to Rl4 connected to the base of the transistor T2 are selectively connected to the power supply +V and/or to the ground potential, thus varying the base voltage of the transistor T2. In response to the signal from the oscillation stop detector 9, the resistors Rll to R14 are connected to the power supply +V
and/or to the ground level so as to attain the optimum base voltage. The relationship between the base voltage of the transistor T2 and the sensitivity of the receiver 1 is depicted in Fig. 8, for example. It is obvious from Fig. 8 that the quenching oscillator 32 discontinues oscillation when the base potential of the transistor T2 in the quenching oscillator 32 falls below VB0. With a base potential slightly higher than the oscillation stop level VB0, the sensitivity of the receiver is the maximum. It is understood that the .

117~,9~0 optimum base voltage is decided to be VBl in consideration of stability. In the embodiment of Fig. 6, the switch 10 in a conductive position permits the base voltage to vary gradually and the optimum base voltage VBl to be applied to S the transistor T2 at the point in time where the quenching oscillator 32 is disabled.
Operation of the embodiment of Fig. 6 will be more fully understood from a consideration of Fiqs. 7 and 8.
When the switch 10 of Fig. 6 is turned on, the integration -circuit 811 demonstrates a continued, gradual incxease inoutput voltage as indicated in Fig. 7A depending upon the charging time constant which is defined by the resistor R0 and the capacitor C0. If the voltage appearing at the output node E of the integration circuit 811 is lower than lS the threshold level of the inverter 812, then the output of the inverter 812 or the voltage appearing at the joint F is held at a high level as shown in Fig. 7B. Since the quenching oscilIator 32, on the other hand, is in operation under these circumstances, the output of the oscillation stop detector 9 remains at a low level. The result is that the output of the inverter 832 assumes a high level. The presettable counters 813 and 831 are both supplied with the signal PE of a high level and loaded with the preset value. However, the counters 813 and 831 cannot start counting because the clock generator 85 has not yet been activated.

The voltage at the integration circuit 811 fur~her continues increasing and eventually reaches the threshold level of the inverter 812 as illustrated in Fig. 7A. Then, the output of the inverter 812 or the voltage at the junction F falls to a low level as seen from Fig. 7B. With the output of the inverter 812 at the low level, the carry-out signal CO at the counter 831 assumes a high level and the output of the inverter 833 assumes a low level, resulting in a low level at the output of the OR gate 84. Once the output of the inverter 812 has fallen to the low level, the clock generator 85 starts developing the clock pulse CL.
The signal PE to the presettable up/down counter 813, on the other hand, assumes a low level upon such decrease in the output of the inverter 812. The counter 813 therefore becomes operable to count. More particularly, the counter 813 starts decrementing from the preset value supplied via .,, the inputs Pl to P4 in response to the clock pulses CL.
.
Since-the inputs Pl to P4 are all at a high level in the given example, the counter 813 shows "1111" or a numerical 20 value "15". At the moment where the counter 813 is enabled, the outputs Ql to Q4 of the counter 813 are all held at the high level as seen from Figs. 7F to 7I. This leads to that the respective ones of the resistors Rll to R14 in the resistor network 81 connected to the outputs Ql to Q4 are pulled up to a high voltage ~V. As a result, the base :~ .

13L71.5~0 voltage of the transistor T2 in the quenching oscillator 3~
is set at VB2 as shown in Fig. 8. It is understood that the base voltage of the transistor T2 is set at VB0 as depicted in Fig. 8 when the count value in the counter 813 is "7"
i.e. when only the output Q4 of the counter 13 is at a low level. Furthermore, VBl in Fig. 8 is developed when the outputs Q2 and Q4 of the counter 813 are at the high level and the remaining outputs Q1 and Q3 at the low level and in other words when the count value in the counter 813 is "10".
The counter 831, on the other hand, has not been activated yet. This is due to the fact that the output of the oscillation stop detector 9 is at the low level and the signal PE remains at the high level.
The output of the oscillation stop detector 9 places the up/down counter 813 into its decrement mode. Upon the subsequent development of the clock pulse CL from the clock ~ generator 85 as seen from Fig. 7D the counter 813 is decremented - each time the clock pulse CL is supplied thereto. Consequently, the base voltage of the transistor T2 varies from VB2 up to VB0 as seen from Fig. 8.
When the count value in the counter 813 amounts to "7", the base voltage of the transistor T2 is equivalent to VB0 in Fig. 8. Under these circumstances the quenching oscillator 32 ceases oscillating. The oscillation stop detector 9 provides its output of the high level and thus an output of 11719~0 the latch circuit 11 becomes also the high level as indicated in Fig. 7E. Thus, the output of the inverter 832 in the second control circuit 83 decreases to the low level, activating the presettable down counter 831. In the given example, the S preset value in the counter 831 is defined by the input P2 at the high level and the remaining inputs Pl, P3 and P4 at the low level so that the counter 831 has "0010" or a numerical value "2". At this time the counter 831 is in its decrement mode. The other up/down counter 813 is brought into its increment mode in response to the output of the oscillation stop detector 9.
In this way, the up/down counter 813 is placed into its increment mode and the counter 831 into its decrement mode.
Whenever the clock pulse CL is applied the counter 831 is decremented toward "0". When the counter 831 reaches "0", the carry-out signal CO of the counter 831 falls to the low level and the output of the inverter 833 rises to the high level. Therefore, the clock generator 85 no longer generates the clock pulse CL. The up/down counter 813 shows a count "10" wherein the outputs Q2 and Q4 are at the high level and the remaining outputs Ql and Q3 are at the low level. As stated previously, the base voltage of the transistor T2 settles down to VBl in Fig. 8. The base voltage VBl is the optimum base voltage at which the receiver 1 operates substantially at the maximum sensitivity with stability.

:

1lL7~910 A latch circuit 11 is provided in the embodiment of Fig. 6 as well as in other alternative embodiments of Figs.
9, 11 and 13, which circuit receives the output of the oscillation stop detector 9 and conducts its latch operation to latch its output at the high level upon tranBition of the output of the detector from the low level to the high level.
The latch circuit 11 prevents malfunction of the counter 831 in the second control circuit 83 due to the output of the detector 9. More specifically, although the output of the detector 9 assumes either the low level or the high level depending upon whether the quenching osc-illator 32 is oscillating, there is likelihood that the counter 831 will restart its counting operation and destroy the optimum 06cillation condition if the output of the circuit 9 decreases to the low level after the development of the carry-out signal C0.
The latch circuit 11 prevents such malfunction.
Fig. 9 is a circuit diagram of a major portion of another embodiment of the present invention. Whereas in the previous embodiment of Fig. 6 the base voltage of the transistor T2 is varied toward the optimum base voltage, the embodiment cf Fig. 9 is adapted to optimize the time constant of the capacitor C8 and the resistor R4 which are determinative of the oscillation frequency of the quenching oscillator 32.
Since the circuit blocks 82, 83, 84 and 85 are similar to 5 those in the embodiment of Fig. 6, details of its illustrations ' 191l) and operations are omitted herein. A capacitor network 86 takes the place of the resistor network 81 in Fig. 6. The capacitor network 86 includes four capacitors Cll to C14, for example. Each of these capacitors Cll to C14 has one terminal commonly grounded and the opposite terminal connected to one of relay contacts Sla to S4a. The opposite terminal of each of the relay contacts Sla to S4a is commonly connected to the junction D of the quenching oscillator 32. These relay contacts Sla to S4a are activated by relay coils Sl to ~
S4. The relay~ Sl, S2, S3 and S4 are energiæed or disenergized by the outputs Ql, Q2, Q3 and Q4 of the counter 813 (Fig.
6), respectively. The respective outputs Ql to Q4 from the first control circuit 82 are coupled with the bases of transistors Tll to R14. The relay coils Sl to S4 are respectively connected to the collectors of the transistors Tll to T14.
It is obvious that the relay coils and their contacts may be replaced with well-known semiconductor switchin~ elements.
The term "emitter capacitance" of the transistor T2 is used to define a total of the capacitances of the capacitors Cll to C14 in the capacitor network 86 combined with the capacitor C8 in the quenching oscillator 32. The relationship between the emitter capacitance and the sensitivity of the receiver 1 is more fully seen from Fig. 10. When the emitter capacitance is CE0, the quenching oscillator 32 discontinues osc~llating. With an emitter capacitance slightly higher 1~7~10 than CE0, the receiver 1 exhibits the maximum sensiti-vity. It is thus concluded in view of stability that CEl in Fig. 10 is the optimum emitter capacitance. In the embodiment of Fig. 9, the control circuit 8 inclu-ding the above described capacitor network 86 auto-matically varies the "emitter capacitance" in an attempt to seek its optimum value. Thls embodiment operates sub-stantially in the same manner as in the previous embodi-ment as shown in Fig. 6 with the exception that the relay contacts Sla to S4a serve to connect a selected one of the capacitors to the junction D.
The capacitance value associated with the junction D of the quenching oscillator 32 is varied with the sole object of varying the RC time constant at the emitter of the transistor T2. Although not shown, the capacitors Cll to C14 in the embodiment of Fig. 9 may be thus replaced with resistors.
Referring to Fig. 11, there is illustrated a circuit diagram of a major portion of yet another embodiment of the present invention. The embodiment of Fig. 11 is similar to that in Fig. 9 except for the following aspects. In the embodiment of Fig. 11, a capacitor network 87 is used instead of the capacitor network 86 of Fig. 9 and an inverter 88 is interposed between the transistors Tll to T14 and the respective outputs ~1 to Q4 in the first control circuit 82.
In the embodiment of Fig. 11, the capacitance of the integration '~ 3L~L'7~ 91t) . , , circuit 322 in the quenching oscillator 32 is varied to reach finally its optimum value. The term "collector capacitance"
of the transistor T2 used herein means the capacitance of a selected one or ones capacitances C21 to G24 in the capacitor network 87 which is connected to the capacitor C6 o~ the integration circuit 322. The relationship between the collector capacitance and the sensitivity of the receiver 1 is depicted in Fig. 12. The optimum collector capacitance is CCl in Fig. 12 and is set up by the capacitor network 87 or the control circuit 8 in the embodiment of Fig. 11. The reason for selection of the optimum capacitance i$ to modify the RC time constant of the integration circuit 322. To this end the capacitors C21 to C24 in the capacitor network 87 may be replaced with resistors (not shown).
Fig. 13 illustrates a circuit diagram of another embodiment of the present invention. This embodiment as in Fig. 13 is adapted to control a power supply voltage from the power line 30 to the quenching oscillator 32, while the base voltage of the transistor T2 is controlled in the embodiment of Fig. 6. For this reason the control circuit 8 includes a resistor network 89 which in turn comprises foux resistors R21 to R24, for example. One terminal of each of these resistors R21 to R24 is connected to a respective one of the outputs Ql to Q4 of the first control circuit 82, with the other terminal thereof being commonly connected to the base 19~0 of a transistor T4. The transistor T4 has its collector connected to the power line 30 and its emitter connected to a second power line 30'. One terminal of the resistor Rl which forms the integration circuit 322 is also led to the second power line 30'. A base bias voltage is fed to the transistor T2 through the second power line 30'. The relationship between power supply voltage V and the sensitivity of the receiver 1 is depicted in Fig. 14 wherein V is the voltage at the second power line 30' or the power supply voltage to the quenching oscillator 32. Fig. 14 indicates that Vl is the optimum voltage value at the second power line 30'. The control circuit 8 operates to seek the optimum voltage value V1 in the same manner as in the embodiment of Fig. 6.
Details of operation of the control circuit 8 in Fig. 13 need not be discussed in the specification.
The embodiment of Fig. 13 is adapted such that the second control circuit 83 operates according to the output of the oscillation stop detector 9 or the output of the latch circuit 11. However, the control circuit 83 may start operating upon the beginning of the oscillation performance of the quenching oscillator while the first control circuit 82 varies the oscillation condition of the quenching oscillator 32.
For example, in the above embodiment of Fig. 13, the first control circuit 82 varies the base voltage in the t li71910 order of VB2-~VBl-~VB0-~VBl and eventually attains the optimum base voltage. It is to be understood that the order of variations in the base voltage should not be limited thereto. As an alternative provided that the quenching oscillator 32 continues oscillating at the base voltage VB2, a first voltage value may be determined intermediate VB0 as expected and VB2. Should the quenching oscillator 32 still continue oscillating at the moment when the first intermediate voltage value is established, a second voltage value will be created intermediate the first intermediate voltage and VB0 as expected. Furthermore, provided that the quenching oscillator 32 still continues oscillating at the second intermediate voltage value, a third voltage value will be established between the second intermediate voltage value and VB0 as expected. If the quenching oscillator 32 discontinues oscillating at any of the above intermediate voltage values, there will be established yet another intermediate voltage value between that intermediate voltage values where the oscillator discontinues and the previous one of the intermediate voltage values. In the case that the optimum base voltage is determined in this manner, the number of such determination steps necessary for achieving the optimum voltage value is smaller than that in the previous embodiments where the optimum voltage value is determined through sequential selection.

1~L'7~

While in the above embodiments the quenching oscillator 32 has been illustrated and described as the self-excited type, this may be the separately excited type. In this case, the transistor to which the output of the oscillator is supplied will correspond to the transistors T2 in the above embodiments. It is further obvious to those skilled in the art that the transistor T2 may be implemented~with a well-known PNP type and a well-known field efect transistor in addition to the NPN type shown in the above embodiments.
Although the present invention has been described and illustrated in detail, it is clearly understood that the same is by way of illustration and example only and is not to be taken by way of limitation, the spirit and scope of the present invention being limited only by the terms of the appended claims.

Claims (21)

The embodiments of the invention in which an exclusive property or privilege is claimed are defined as follows:
1. A superregenerative receiver comprising:
quenching oscillator means for converting a received signal into a low frequency signal, oscillation condition modification means coupled to said quenching oscillator means for modifying an oscillation condition of said quenching oscillator means, oscillation stop detector means responsive to the output of said quenching oscillator means whose oscillation condition is modified by said oscillation condition modification means for determining if said quenching oscillator means discon-tinue oscillation, and control means responsive to the output of said oscilla-tion stop detector means for controlling said oscillation condition modification means for establishing an optimum oscillation condition of said quenching oscillator means said oscillation condition modification means being responsive to said control means to digitally vary said oscil-lation condition in a first direction until the oscillation of said quenching oscillator means ceases, said oscillation condition modification means varying said oscillation con-dition in a direction opposite to said first direction by a predetermined amount to establish said optimum oscillation condition.
2. A superregenerative receiver in accordance with claim 1, which further comprises operating voltage supply means for supplying said quenching oscillator means with an operating voltage, and wherein said oscillation condition comprises said operating voltage, said oscillation condition modification means includes operating voltage modification means for modifying said opera-ting voltage supplied from said operating voltage supply means to said quenching oscillator means, and said control means includes optimum voltage setting means for controlling said operating voltage supply means so as to establish an optimum operating voltage.
3. A superregenerative receiver in accordance with claim 2, wherein said operating voltage supply means includes a power supply voltage source, said operating voltage modification means includes power supply voltage modification means for modifying a power supply voltage supplied from said power supply voltage source to said quenching oscillator means, and said optimum operating voltage setting means includes optimum power supply voltage setting means for controlling said power supply voltage from said power voltage source so as to set an optimum power supply voltage.
4. A superregenerative receiver in accordance with claim 1, wherein said quenching oscillator means includes a gain element, said oscillation condition includes at least one of the operating voltage of said gain element and the operating current thereof, said oscillation condition modification means includes means for modifying at least one of said operating voltage and said operating current, and said control means includes means for optimizing at least one of said operating voltage and said operating cur-rent.
5. A superregenerative receiver in accordance with claim 4, wherein said gain element includes a transistor having a collector, a base and an emitter, said oscillation condition includes at least one value in conjunction with said collector, said base or said emitter, said means for modifying at least one of said operating voltage and said operating current include means for modifying said value, and said setting means include optimum value setting means for optimizing said value.
6. A superregenerative receiver in accordance with claim 5, wherein said value includes a base voltage supplied to said base of said transistor.
7. A superregenerative receiver in accordance with claim 1, wherein said quenching oscillator means includes a circuit having at least two components selected from three components which determine the oscillation frequency of said quenching oscil-lator means, a capacitance component, a resistance component and an inductance component, said oscillation condition includes said at least two components in said circuit, said modification means includes means for modifying said at least two components, and said control means includes optimum value setting means for optimizing said at least two components.
8. A superregenerative receiver in accordance with claim 7, wherein said circuit includes an RC time constant circuit having a capacitance component and a resistance component, said modification means includes means for modifying at least one of said capacitance component and said resistance component, and said optimum value setting means include means for opti-mizing at least one of said capacitance component and said resistance component.
9. A superregenerative receiver in accordance with claim 1, which further comprises means for providing a command to said oscillation condition modification means to activate said oscillation condition modification means.
10. A superregenerative receiver in accordance with claim 9, wherein said command providing means includes manu-ally operable switching means.
11. A superregenerative receiver in accordance with claim 4, wherein said gain element includes a transistor having a collector, a base and an emitter, said oscillation voltage includes at least one voltage measured from said collector, said base or said emitter.
12. A superregenerative receiver comprising:
quenching oscillator means for converting a received signal into a low frequency signal, oscillation condition modification means coupled to said quenching oscillator means for modifyinq an oscillation condition of said quenching cscillator means, oscillation stop detector means responsive to the output of said quenching oscillator means whose oscillation con-dition is modified by said oscillation condition modification means for determining if said quenching oscillator means discontinue oscillation, and control means responsive to the output of said oscilla-tion stop detector means for controlling said oscillation condition modification means for establishing an optimum oscillation condition of said quenching oscillator means, said oscillation condition modification means being responsive to said control means to digitally vary said oscil-lation condition in a first direction until the oscillation of said quenching oscillator means ceases, said oscillation condition modification means varying said oscillation condition in a direction opposite to said first direction by a pre-determined amount to establish said optimum oscillation con-dition, said receiver further comprising operating voltage supply means for supplying said quenching oscillator means with an operating voltage, said quenching oscillator means inclu-ding a gain element, and a circuit having at least two com-ponents selected from three components, i.e. a capacitance component, a resistance component and an inductanee component, which determine the oscillation frequency of said quenching oscillator means, said oscillation condition comprising at least one of (a) a said operating voltage supplied from said operating voltage supply means to said quenching oscillator means, (b) at least one of the operating voltage of said gain element and the operating current thereof, and (e) said at least two components in said circuit, said oscillation condition modification means including parameter modification means for modifying at least one of (a) said operating voltage supplied from said operating volt-age supply means to said quenching oscillator means, (b) at least one of said operating voltage and said operating current of said gain element, and (c) said at least two com-ponents.
13. A superregenerative receiver comprising:
quenching oscillator means for converting a received signal into a low frequency signal, the efficiency of said quenching oscillator means being altered by at least one operating parameter, operating voltage supply means including a power supply voltage source for supplying said quenching oscillator means with an operating voltage, said operating parameter being said operating voltage;
oscillation condition modification means for modifying said operating voltage supplied to said quenching oscillator means, and control means responsive to a control output of said quenching oscillator means and including optimum operating voltage setting means for controlling the modification of said operating voltage by said oscillation condition modifica-tion means so as to establish an optimum operating voltage for maximizing the efficiency of said quenching oscillator means by placing said oscillator means into an optimum oscillation condition, said operating condition modification means being res-ponsive to said control means to digitally vary said opera-ting voltage in a first direction until operation of said quenching oscillator means ceases, said operating condition modification means varying said operating voltage in a direction opposite said first direction by a predetermined amount to establish said optimum operating condition.
14. A superregenerative receiver in accordance with claim 13, wherein said control means includes oscillation stop detector means responsive to the ouptut of said quenching oscillator means for determining if said quenching oscillator means dis-continue oscillating and, the remainder of said control means is adapted to be responsive to the output of said oscillation stop detector means for establishing said optimum oscillation condition.
15. The superregenerative receiver of claim 13, wherein said quenching oscillator means includes a gain element.
16. A superregenerative receiver comprising:
quenching oscillator means for converting a received signal into a low frequency signal, said quenching oscillator means including a resonant circuit including at least a re-sistor, inductor or capacitor, oscillation condition modification means for modifying the value of one of said resistor, inductor or capacitor to vary the efficiency of said quenching oscillator means;
control means responsive to a control output of said quenching oscillator means for controlling said oscillation condition modification means in order to optimize the value of one of said resistor, inductor or capacitor in order to maximize the efficiency of said quenching oscillator means by placing said oscillator means into an optimum oscillation condition, said oscillation condition modification means being responsive to said control means to digitally vary said value in a first direction until the operation of said quenching oscillation means ceases, said oscillation condition modifica-tion means varying said value in a direction opposite said first direction by a predetermined amount to establish said optimum operating condition.
17. A superregenerative receiver in accordance with claim 16, wherein said resonant circuit includes an RC time constant cir-cuit having a capacitance component and a resistance component, said modification means includes means for modifying the value of at least one of said capacitance component and said resistance component, and said control means includes means for optimizing the value of at least one of said capacitance component and said resistance component.
18. A superregenerative receiver in accordance with claim 13 or 16, which further comprises means for providing a command to said oscillation condition modification means to activate said oscillation condition modification means.
19. A superregenerative receiver in accordance with claim 16, wherein said command providing means includes manually operable switching means.
20. A superregenerative receiver comprising:
quenching oscillator means for converting a received signal into a low frequency signal, said quenching oscillator means including a transistor, oscillation condition modification means for modifying at least one parameter of said transistor to vary the efficiency of said quenching oscillator means, control means responsive to a control output of said quenching oscillator means for controlling said oscillation condition modification means in order to optimize said transistor parameter in order to maximize the efficiency of said quenching oscillator means by placing said oscillator means into an optimum oscillation condition, said oscillation condition modification means being responsive to said control means to digitally vary said para-meter in a first direction until the operation of said quench-ing oscillation means ceases, said oscillation condition modification means varying said parameter in a direction opposite said first direction. by a predetermined amount to establish said optimum operating condition.
21. A superregenerative receiver in accordance with claim 20, wherein said parameter includes a base voltage supplied to the base of said transistor.
CA000366202A 1979-12-15 1980-12-05 Superregenerative receiver Expired CA1171910A (en)

Applications Claiming Priority (2)

Application Number Priority Date Filing Date Title
JP16307879A JPS5696507A (en) 1979-12-15 1979-12-15 Superregenerative receiver
JP163078/1979 1979-12-15

Publications (1)

Publication Number Publication Date
CA1171910A true CA1171910A (en) 1984-07-31

Family

ID=15766758

Family Applications (1)

Application Number Title Priority Date Filing Date
CA000366202A Expired CA1171910A (en) 1979-12-15 1980-12-05 Superregenerative receiver

Country Status (8)

Country Link
US (1) US4393514A (en)
JP (1) JPS5696507A (en)
AU (1) AU538895B2 (en)
BR (1) BR8008154A (en)
CA (1) CA1171910A (en)
DE (1) DE3046735C2 (en)
FR (1) FR2472312A1 (en)
GB (1) GB2066006B (en)

Families Citing this family (28)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
JPS57136825A (en) * 1981-02-18 1982-08-24 Matsushita Electric Works Ltd Super-regenerative receiving system
JP2561232B2 (en) * 1992-08-31 1996-12-04 双葉電子工業株式会社 Spectrum spread receiver and spectrum spread transmitter / receiver using this device
US5630216A (en) * 1994-09-06 1997-05-13 The Regents Of The University Of California Micropower RF transponder with superregenerative receiver and RF receiver with sampling mixer
FR2745670B1 (en) * 1996-03-04 1998-05-29 Atral RADIOELECTRIC SIGNAL RECEIVERS WITH REDUCED RADIATION
US5742902A (en) * 1996-03-29 1998-04-21 Gmi Holdings, Inc. Super-regenerative circuit apparatus for a door operator receiver and door operator incorporating the same
US5751197A (en) * 1996-06-18 1998-05-12 Rf Monolithics, Inc. Low-power, self-quenching superregenerative detector
CA2224261A1 (en) * 1997-12-09 1999-06-09 Philsar Electronics Inc. Low phase noise, high q, high gain amplifier in an integrated circuit
JP2000022450A (en) 1998-06-30 2000-01-21 Omron Corp Device and method for receiving signal, transmission/ reception device and network system
GB2343571B (en) * 1998-11-07 2001-01-10 Marconi Electronic Syst Ltd A receiver circuit
CA2289345C (en) * 1998-11-09 2002-10-29 Mark Miles Cloutier Inverted super regenerative receiver
FR2792477B1 (en) * 1999-04-14 2001-07-06 Valeo Electronique LOW CONSUMPTION RADIO FREQUENCY RECEIVER
US6421535B1 (en) * 1999-05-12 2002-07-16 Xetron Corporation Superregenerative circuit
JP2003526990A (en) * 2000-03-01 2003-09-09 ヴァヴィク、ゲイル・モンセン Transponder and transponder system
US6873838B2 (en) * 2001-05-08 2005-03-29 Robert Bosch Corporation Superregenerative oscillator RF receiver with differential output
WO2003009482A1 (en) * 2001-07-15 2003-01-30 Vadim Leibman Superregenerative low-power receiver
FR2898224A1 (en) * 2006-03-03 2007-09-07 Commissariat Energie Atomique ULTRA-WIDEBAND RECEPTION DEVICE AND METHOD USING SUPER-REGENERATION DETECTOR
GB0721481D0 (en) * 2007-11-01 2007-12-12 Odaenathus Ltd Improvements in and relating to logarithmic amplifiers
EP2926109B1 (en) 2012-12-03 2020-02-05 Dockon AG In medium communication system using log detector amplifier
KR102332682B1 (en) 2013-03-15 2021-12-02 도콘 아게 Frequency selective logarithmic amplifier with intrinsic frequency demodulation capability
KR101776450B1 (en) * 2013-03-15 2017-09-19 도콘 아게 Logarithmic Amplifier with Universal Demodulation Capabilities
US9236892B2 (en) 2013-03-15 2016-01-12 Dockon Ag Combination of steering antennas, CPL antenna(s), and one or more receive logarithmic detector amplifiers for SISO and MIMO applications
TWI597957B (en) 2013-03-15 2017-09-01 達可昂股份有限公司 Low-power, noise insensitive communication channel system and related method using logarithmic detector amplifier (lda) demodulator
TWI531121B (en) 2013-07-10 2016-04-21 均利科技股份有限公司 Active antenna module
CN104347960B (en) * 2013-07-24 2017-03-01 均利科技股份有限公司 Active antenna is put
US11082014B2 (en) 2013-09-12 2021-08-03 Dockon Ag Advanced amplifier system for ultra-wide band RF communication
US11183974B2 (en) 2013-09-12 2021-11-23 Dockon Ag Logarithmic detector amplifier system in open-loop configuration for use as high sensitivity selective receiver without frequency conversion
KR102226416B1 (en) * 2013-09-12 2021-03-11 도콘 아게 Logarithmic detector amplifier system for use as high sensitivity selective receiver without frequency conversion
CN106205184A (en) * 2015-05-08 2016-12-07 均利科技股份有限公司 Parking stall detector

Family Cites Families (10)

* Cited by examiner, † Cited by third party
Publication number Priority date Publication date Assignee Title
DE871018C (en) * 1940-01-26 1953-03-19 Telefunken Gmbh Circuit arrangement for the automatic adjustment of a pendulum feedback receiver to a certain working area
GB605523A (en) * 1943-03-13 1948-07-26 Ferranti Ltd Improvements relating to super-regenerative radio receivers of the type associated with transmitting means
GB609576A (en) * 1943-03-13 1948-10-04 Ferranti Ltd Improvements relating to super-regenerative radio receivers
GB591964A (en) * 1943-12-15 1947-09-03 Wood Newspaper Mach Corp Improvements in means for use in web renewing apparatus for printing and other machines
US2513731A (en) * 1947-01-04 1950-07-04 Hazeltine Research Inc Frequency-responsive system
US2513428A (en) * 1947-10-20 1950-07-04 Philco Corp Superregenerator
US2513968A (en) * 1947-11-04 1950-07-04 Philco Corp Superregenerator
BE486059A (en) * 1947-11-28
US3054056A (en) * 1960-11-15 1962-09-11 Motorola Inc Super-regenerative circuit with automatic gain control
US3337807A (en) * 1963-09-17 1967-08-22 Hughes Aircraft Co Superregenerative amplifier-detector

Also Published As

Publication number Publication date
US4393514A (en) 1983-07-12
DE3046735A1 (en) 1981-09-17
AU6517280A (en) 1981-06-25
JPS5696507A (en) 1981-08-04
DE3046735C2 (en) 1985-01-17
GB2066006A (en) 1981-07-01
GB2066006B (en) 1984-12-12
AU538895B2 (en) 1984-08-30
FR2472312B1 (en) 1985-05-24
JPS6237842B2 (en) 1987-08-14
BR8008154A (en) 1981-06-30
FR2472312A1 (en) 1981-06-26

Similar Documents

Publication Publication Date Title
CA1171910A (en) Superregenerative receiver
US4955077A (en) Radio with broad band automatic gain control circuit
US4459561A (en) Phase-lock loop controlled object detector oscillator
US4598258A (en) Circuit arrangement comprising a voltage-controlled oscillator operable with different sensitivities
US3958186A (en) Wideband phase locked loop transmitter system
EP0028100B1 (en) Tuning control apparatus for a receiver
US3685013A (en) Self-adjusting vehicle detector system
US3921094A (en) Phase-locked frequency synthesizer with means for restoring stability
KR100296207B1 (en) Phase-synchronous loop with stable phase discriminator
US6154097A (en) PLL oscillating circuit including oscillating circuit with mutual conductance controlled
US4955073A (en) Automatic search tuner
GB2210223A (en) Auto tuning apparatus
CA1135426A (en) Channel selecting apparatus employing frequency synthesizer
JPS6227572B2 (en)
US4495650A (en) Electronic tuning type radio receivers
US4763086A (en) Automatic gain control for tank type voltage controlled oscillator
EP0212987A2 (en) Improvements in or relating to prescalers
JPH0756544Y2 (en) Video synchronous detection circuit
JPS6016096Y2 (en) VHF tuner local oscillation circuit
CA1294002C (en) Transmitter having pll circuit
JPH07212333A (en) Oscillation circuit of transmitter/receiver
JPS6013118Y2 (en) backup circuit
JPS619003A (en) Voltage controlled oscillator
JPS6227573B2 (en)
JPH01120132A (en) Radio receiver

Legal Events

Date Code Title Description
MKEX Expiry